1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT) 1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2 /* 2 /* 3 * Copyright 2020 Gateworks Corporation 3 * Copyright 2020 Gateworks Corporation 4 */ 4 */ 5 5 6 #include <dt-bindings/gpio/gpio.h> 6 #include <dt-bindings/gpio/gpio.h> 7 #include <dt-bindings/leds/common.h> 7 #include <dt-bindings/leds/common.h> 8 #include <dt-bindings/phy/phy-imx8-pcie.h> 8 #include <dt-bindings/phy/phy-imx8-pcie.h> 9 9 10 / { 10 / { 11 aliases { 11 aliases { 12 usb0 = &usbotg1; 12 usb0 = &usbotg1; 13 usb1 = &usbotg2; 13 usb1 = &usbotg2; 14 }; 14 }; 15 15 16 led-controller { 16 led-controller { 17 compatible = "gpio-leds"; 17 compatible = "gpio-leds"; 18 pinctrl-names = "default"; 18 pinctrl-names = "default"; 19 pinctrl-0 = <&pinctrl_gpio_led 19 pinctrl-0 = <&pinctrl_gpio_leds>; 20 20 21 led-0 { 21 led-0 { 22 function = LED_FUNCTIO 22 function = LED_FUNCTION_STATUS; 23 color = <LED_COLOR_ID_ 23 color = <LED_COLOR_ID_GREEN>; 24 gpios = <&gpio5 5 GPIO 24 gpios = <&gpio5 5 GPIO_ACTIVE_HIGH>; 25 default-state = "on"; 25 default-state = "on"; 26 linux,default-trigger 26 linux,default-trigger = "heartbeat"; 27 }; 27 }; 28 28 29 led-1 { 29 led-1 { 30 function = LED_FUNCTIO 30 function = LED_FUNCTION_STATUS; 31 color = <LED_COLOR_ID_ 31 color = <LED_COLOR_ID_RED>; 32 gpios = <&gpio5 4 GPIO 32 gpios = <&gpio5 4 GPIO_ACTIVE_HIGH>; 33 default-state = "off"; 33 default-state = "off"; 34 }; 34 }; 35 }; 35 }; 36 36 37 pcie0_refclk: pcie0-refclk { 37 pcie0_refclk: pcie0-refclk { 38 compatible = "fixed-clock"; 38 compatible = "fixed-clock"; 39 #clock-cells = <0>; 39 #clock-cells = <0>; 40 clock-frequency = <100000000>; 40 clock-frequency = <100000000>; 41 }; 41 }; 42 42 43 pps { 43 pps { 44 compatible = "pps-gpio"; 44 compatible = "pps-gpio"; 45 pinctrl-names = "default"; 45 pinctrl-names = "default"; 46 pinctrl-0 = <&pinctrl_pps>; 46 pinctrl-0 = <&pinctrl_pps>; 47 gpios = <&gpio1 15 GPIO_ACTIVE 47 gpios = <&gpio1 15 GPIO_ACTIVE_HIGH>; 48 status = "okay"; 48 status = "okay"; 49 }; 49 }; >> 50 >> 51 reg_usb_otg1_vbus: regulator-usb-otg1 { >> 52 pinctrl-names = "default"; >> 53 pinctrl-0 = <&pinctrl_reg_usb1_en>; >> 54 compatible = "regulator-fixed"; >> 55 regulator-name = "usb_otg1_vbus"; >> 56 gpio = <&gpio1 10 GPIO_ACTIVE_HIGH>; >> 57 enable-active-high; >> 58 regulator-min-microvolt = <5000000>; >> 59 regulator-max-microvolt = <5000000>; >> 60 }; 50 }; 61 }; 51 62 >> 63 /* off-board header */ 52 &ecspi2 { 64 &ecspi2 { 53 pinctrl-names = "default"; 65 pinctrl-names = "default"; 54 pinctrl-0 = <&pinctrl_spi2>; 66 pinctrl-0 = <&pinctrl_spi2>; 55 cs-gpios = <&gpio5 13 GPIO_ACTIVE_LOW> !! 67 cs-gpios = <&gpio5 13 GPIO_ACTIVE_LOW>; 56 <&gpio1 10 GPIO_ACTIVE_LOW> << 57 status = "okay"; 68 status = "okay"; 58 << 59 tpm@1 { << 60 compatible = "atmel,attpm20p", << 61 reg = <0x1>; << 62 spi-max-frequency = <36000000> << 63 }; << 64 }; 69 }; 65 70 66 &gpio1 { 71 &gpio1 { 67 gpio-line-names = "", "", "", "", "", 72 gpio-line-names = "", "", "", "", "", "", "pci_usb_sel", "dio0", 68 "", "dio1", "", "", "", "", "" 73 "", "dio1", "", "", "", "", "", "", 69 "", "", "", "", "", "", "", "" 74 "", "", "", "", "", "", "", "", 70 "", "", "", "", "", "", "", "" 75 "", "", "", "", "", "", "", ""; 71 }; 76 }; 72 77 73 &gpio4 { 78 &gpio4 { 74 gpio-line-names = "", "", "", "dio2", 79 gpio-line-names = "", "", "", "dio2", "dio3", "", "", "pci_wdis#", 75 "", "", "", "", "", "", "", "" 80 "", "", "", "", "", "", "", "", 76 "", "", "", "", "", "", "", "" 81 "", "", "", "", "", "", "", "", 77 "", "", "", "", "", "", "", "" 82 "", "", "", "", "", "", "", ""; 78 }; 83 }; 79 84 80 &i2c2 { 85 &i2c2 { 81 clock-frequency = <400000>; 86 clock-frequency = <400000>; 82 pinctrl-names = "default"; 87 pinctrl-names = "default"; 83 pinctrl-0 = <&pinctrl_i2c2>; 88 pinctrl-0 = <&pinctrl_i2c2>; 84 status = "okay"; 89 status = "okay"; 85 90 86 accelerometer@19 { 91 accelerometer@19 { 87 pinctrl-names = "default"; 92 pinctrl-names = "default"; 88 pinctrl-0 = <&pinctrl_accel>; 93 pinctrl-0 = <&pinctrl_accel>; 89 compatible = "st,lis2de12"; 94 compatible = "st,lis2de12"; 90 reg = <0x19>; 95 reg = <0x19>; 91 st,drdy-int-pin = <1>; 96 st,drdy-int-pin = <1>; 92 interrupt-parent = <&gpio4>; 97 interrupt-parent = <&gpio4>; 93 interrupts = <5 IRQ_TYPE_LEVEL 98 interrupts = <5 IRQ_TYPE_LEVEL_LOW>; >> 99 interrupt-names = "INT1"; 94 }; 100 }; 95 }; 101 }; 96 102 97 /* off-board header */ 103 /* off-board header */ 98 &i2c3 { 104 &i2c3 { 99 clock-frequency = <400000>; 105 clock-frequency = <400000>; 100 pinctrl-names = "default"; 106 pinctrl-names = "default"; 101 pinctrl-0 = <&pinctrl_i2c3>; 107 pinctrl-0 = <&pinctrl_i2c3>; 102 status = "okay"; 108 status = "okay"; 103 }; 109 }; 104 110 105 &pcie_phy { 111 &pcie_phy { 106 fsl,refclk-pad-mode = <IMX8_PCIE_REFCL 112 fsl,refclk-pad-mode = <IMX8_PCIE_REFCLK_PAD_INPUT>; 107 fsl,clkreq-unsupported; 113 fsl,clkreq-unsupported; 108 clocks = <&pcie0_refclk>; 114 clocks = <&pcie0_refclk>; 109 clock-names = "ref"; << 110 status = "okay"; 115 status = "okay"; 111 }; 116 }; 112 117 113 &pcie0 { 118 &pcie0 { 114 pinctrl-names = "default"; 119 pinctrl-names = "default"; 115 pinctrl-0 = <&pinctrl_pcie0>; 120 pinctrl-0 = <&pinctrl_pcie0>; 116 reset-gpio = <&gpio4 6 GPIO_ACTIVE_LOW 121 reset-gpio = <&gpio4 6 GPIO_ACTIVE_LOW>; 117 clocks = <&clk IMX8MM_CLK_PCIE1_ROOT>, !! 122 clocks = <&clk IMX8MM_CLK_PCIE1_ROOT>, <&clk IMX8MM_CLK_PCIE1_AUX>, 118 <&clk IMX8MM_CLK_PCIE1_AUX>; !! 123 <&pcie0_refclk>; >> 124 clock-names = "pcie", "pcie_aux", "pcie_bus"; 119 assigned-clocks = <&clk IMX8MM_CLK_PCI 125 assigned-clocks = <&clk IMX8MM_CLK_PCIE1_AUX>, 120 <&clk IMX8MM_CLK_PCI 126 <&clk IMX8MM_CLK_PCIE1_CTRL>; 121 assigned-clock-rates = <10000000>, <25 127 assigned-clock-rates = <10000000>, <250000000>; 122 assigned-clock-parents = <&clk IMX8MM_ 128 assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_50M>, 123 <&clk IMX8MM_ 129 <&clk IMX8MM_SYS_PLL2_250M>; 124 status = "okay"; 130 status = "okay"; 125 }; 131 }; 126 132 127 /* GPS */ 133 /* GPS */ 128 &uart1 { 134 &uart1 { 129 pinctrl-names = "default"; 135 pinctrl-names = "default"; 130 pinctrl-0 = <&pinctrl_uart1>; 136 pinctrl-0 = <&pinctrl_uart1>; 131 status = "okay"; 137 status = "okay"; 132 }; 138 }; 133 139 134 /* off-board header */ 140 /* off-board header */ 135 &uart3 { 141 &uart3 { 136 pinctrl-names = "default"; 142 pinctrl-names = "default"; 137 pinctrl-0 = <&pinctrl_uart3>; 143 pinctrl-0 = <&pinctrl_uart3>; 138 status = "okay"; 144 status = "okay"; 139 }; 145 }; 140 146 141 &usbotg1 { 147 &usbotg1 { 142 pinctrl-names = "default"; << 143 pinctrl-0 = <&pinctrl_usbotg1>; << 144 dr_mode = "otg"; 148 dr_mode = "otg"; 145 over-current-active-low; 149 over-current-active-low; >> 150 vbus-supply = <®_usb_otg1_vbus>; 146 status = "okay"; 151 status = "okay"; 147 }; 152 }; 148 153 149 &usbotg2 { 154 &usbotg2 { 150 dr_mode = "host"; 155 dr_mode = "host"; 151 disable-over-current; 156 disable-over-current; 152 status = "okay"; 157 status = "okay"; 153 }; 158 }; 154 159 155 &iomuxc { 160 &iomuxc { 156 pinctrl-names = "default"; 161 pinctrl-names = "default"; 157 pinctrl-0 = <&pinctrl_hog>; 162 pinctrl-0 = <&pinctrl_hog>; 158 163 159 pinctrl_hog: hoggrp { 164 pinctrl_hog: hoggrp { 160 fsl,pins = < 165 fsl,pins = < 161 MX8MM_IOMUXC_SPDIF_TX_ 166 MX8MM_IOMUXC_SPDIF_TX_GPIO5_IO3 0x40000041 /* PLUG_TEST */ 162 MX8MM_IOMUXC_GPIO1_IO0 167 MX8MM_IOMUXC_GPIO1_IO06_GPIO1_IO6 0x40000041 /* PCI_USBSEL */ 163 MX8MM_IOMUXC_SAI1_RXD5 168 MX8MM_IOMUXC_SAI1_RXD5_GPIO4_IO7 0x40000041 /* PCIE_WDIS# */ 164 MX8MM_IOMUXC_GPIO1_IO0 169 MX8MM_IOMUXC_GPIO1_IO07_GPIO1_IO7 0x40000041 /* DIO0 */ 165 MX8MM_IOMUXC_GPIO1_IO0 170 MX8MM_IOMUXC_GPIO1_IO09_GPIO1_IO9 0x40000041 /* DIO1 */ 166 MX8MM_IOMUXC_SAI1_RXD1 171 MX8MM_IOMUXC_SAI1_RXD1_GPIO4_IO3 0x40000041 /* DIO2 */ 167 MX8MM_IOMUXC_SAI1_RXD2 172 MX8MM_IOMUXC_SAI1_RXD2_GPIO4_IO4 0x40000041 /* DIO2 */ 168 >; 173 >; 169 }; 174 }; 170 175 171 pinctrl_accel: accelgrp { 176 pinctrl_accel: accelgrp { 172 fsl,pins = < 177 fsl,pins = < 173 MX8MM_IOMUXC_SAI1_RXD3 178 MX8MM_IOMUXC_SAI1_RXD3_GPIO4_IO5 0x159 174 >; 179 >; 175 }; 180 }; 176 181 177 pinctrl_gpio_leds: gpioledgrp { 182 pinctrl_gpio_leds: gpioledgrp { 178 fsl,pins = < 183 fsl,pins = < 179 MX8MM_IOMUXC_SPDIF_EXT 184 MX8MM_IOMUXC_SPDIF_EXT_CLK_GPIO5_IO5 0x19 180 MX8MM_IOMUXC_SPDIF_RX_ 185 MX8MM_IOMUXC_SPDIF_RX_GPIO5_IO4 0x19 181 >; 186 >; 182 }; 187 }; 183 188 184 pinctrl_i2c3: i2c3grp { 189 pinctrl_i2c3: i2c3grp { 185 fsl,pins = < 190 fsl,pins = < 186 MX8MM_IOMUXC_I2C3_SCL_ 191 MX8MM_IOMUXC_I2C3_SCL_I2C3_SCL 0x400001c3 187 MX8MM_IOMUXC_I2C3_SDA_ 192 MX8MM_IOMUXC_I2C3_SDA_I2C3_SDA 0x400001c3 188 >; 193 >; 189 }; 194 }; 190 195 191 pinctrl_pcie0: pcie0grp { 196 pinctrl_pcie0: pcie0grp { 192 fsl,pins = < 197 fsl,pins = < 193 MX8MM_IOMUXC_SAI1_RXD4 198 MX8MM_IOMUXC_SAI1_RXD4_GPIO4_IO6 0x41 194 >; 199 >; 195 }; 200 }; 196 201 197 pinctrl_pps: ppsgrp { 202 pinctrl_pps: ppsgrp { 198 fsl,pins = < 203 fsl,pins = < 199 MX8MM_IOMUXC_GPIO1_IO1 204 MX8MM_IOMUXC_GPIO1_IO15_GPIO1_IO15 0x41 200 >; 205 >; 201 }; 206 }; 202 207 >> 208 pinctrl_reg_usb1_en: regusb1grp { >> 209 fsl,pins = < >> 210 MX8MM_IOMUXC_GPIO1_IO10_GPIO1_IO10 0x41 >> 211 MX8MM_IOMUXC_GPIO1_IO12_GPIO1_IO12 0x141 >> 212 MX8MM_IOMUXC_GPIO1_IO13_USB1_OTG_OC 0x41 >> 213 >; >> 214 }; >> 215 203 pinctrl_spi2: spi2grp { 216 pinctrl_spi2: spi2grp { 204 fsl,pins = < 217 fsl,pins = < 205 MX8MM_IOMUXC_ECSPI2_SC 218 MX8MM_IOMUXC_ECSPI2_SCLK_ECSPI2_SCLK 0xd6 206 MX8MM_IOMUXC_ECSPI2_MO 219 MX8MM_IOMUXC_ECSPI2_MOSI_ECSPI2_MOSI 0xd6 207 MX8MM_IOMUXC_ECSPI2_MI 220 MX8MM_IOMUXC_ECSPI2_MISO_ECSPI2_MISO 0xd6 208 MX8MM_IOMUXC_ECSPI2_SS 221 MX8MM_IOMUXC_ECSPI2_SS0_GPIO5_IO13 0xd6 209 MX8MM_IOMUXC_GPIO1_IO1 << 210 >; 222 >; 211 }; 223 }; 212 224 213 pinctrl_uart1: uart1grp { 225 pinctrl_uart1: uart1grp { 214 fsl,pins = < 226 fsl,pins = < 215 MX8MM_IOMUXC_UART1_RXD 227 MX8MM_IOMUXC_UART1_RXD_UART1_DCE_RX 0x140 216 MX8MM_IOMUXC_UART1_TXD 228 MX8MM_IOMUXC_UART1_TXD_UART1_DCE_TX 0x140 217 >; 229 >; 218 }; 230 }; 219 231 220 pinctrl_uart3: uart3grp { 232 pinctrl_uart3: uart3grp { 221 fsl,pins = < 233 fsl,pins = < 222 MX8MM_IOMUXC_UART3_RXD 234 MX8MM_IOMUXC_UART3_RXD_UART3_DCE_RX 0x140 223 MX8MM_IOMUXC_UART3_TXD 235 MX8MM_IOMUXC_UART3_TXD_UART3_DCE_TX 0x140 224 >; << 225 }; << 226 << 227 pinctrl_usbotg1: usbotg1grp { << 228 fsl,pins = < << 229 MX8MM_IOMUXC_GPIO1_IO1 << 230 MX8MM_IOMUXC_GPIO1_IO1 << 231 >; 236 >; 232 }; 237 }; 233 }; 238 };
Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.