1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT) 1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2 /* 2 /* 3 * Copyright 2019 NXP 3 * Copyright 2019 NXP 4 */ 4 */ 5 5 6 #include <dt-bindings/clock/imx8mm-clock.h> 6 #include <dt-bindings/clock/imx8mm-clock.h> 7 #include <dt-bindings/gpio/gpio.h> 7 #include <dt-bindings/gpio/gpio.h> 8 #include <dt-bindings/input/input.h> 8 #include <dt-bindings/input/input.h> 9 #include <dt-bindings/interrupt-controller/arm 9 #include <dt-bindings/interrupt-controller/arm-gic.h> 10 #include <dt-bindings/power/imx8mm-power.h> 10 #include <dt-bindings/power/imx8mm-power.h> 11 #include <dt-bindings/reset/imx8mq-reset.h> 11 #include <dt-bindings/reset/imx8mq-reset.h> 12 #include <dt-bindings/thermal/thermal.h> 12 #include <dt-bindings/thermal/thermal.h> 13 13 14 #include "imx8mm-pinfunc.h" 14 #include "imx8mm-pinfunc.h" 15 15 16 / { 16 / { 17 interrupt-parent = <&gic>; 17 interrupt-parent = <&gic>; 18 #address-cells = <2>; 18 #address-cells = <2>; 19 #size-cells = <2>; 19 #size-cells = <2>; 20 20 21 aliases { 21 aliases { 22 ethernet0 = &fec1; 22 ethernet0 = &fec1; 23 gpio0 = &gpio1; 23 gpio0 = &gpio1; 24 gpio1 = &gpio2; 24 gpio1 = &gpio2; 25 gpio2 = &gpio3; 25 gpio2 = &gpio3; 26 gpio3 = &gpio4; 26 gpio3 = &gpio4; 27 gpio4 = &gpio5; 27 gpio4 = &gpio5; 28 i2c0 = &i2c1; 28 i2c0 = &i2c1; 29 i2c1 = &i2c2; 29 i2c1 = &i2c2; 30 i2c2 = &i2c3; 30 i2c2 = &i2c3; 31 i2c3 = &i2c4; 31 i2c3 = &i2c4; 32 mmc0 = &usdhc1; 32 mmc0 = &usdhc1; 33 mmc1 = &usdhc2; 33 mmc1 = &usdhc2; 34 mmc2 = &usdhc3; 34 mmc2 = &usdhc3; 35 serial0 = &uart1; 35 serial0 = &uart1; 36 serial1 = &uart2; 36 serial1 = &uart2; 37 serial2 = &uart3; 37 serial2 = &uart3; 38 serial3 = &uart4; 38 serial3 = &uart4; 39 spi0 = &ecspi1; 39 spi0 = &ecspi1; 40 spi1 = &ecspi2; 40 spi1 = &ecspi2; 41 spi2 = &ecspi3; 41 spi2 = &ecspi3; 42 }; 42 }; 43 43 44 cpus { 44 cpus { 45 #address-cells = <1>; 45 #address-cells = <1>; 46 #size-cells = <0>; 46 #size-cells = <0>; 47 47 48 idle-states { 48 idle-states { 49 entry-method = "psci"; 49 entry-method = "psci"; 50 50 51 cpu_pd_wait: cpu-pd-wa 51 cpu_pd_wait: cpu-pd-wait { 52 compatible = " 52 compatible = "arm,idle-state"; 53 arm,psci-suspe 53 arm,psci-suspend-param = <0x0010033>; 54 local-timer-st 54 local-timer-stop; 55 entry-latency- 55 entry-latency-us = <1000>; 56 exit-latency-u 56 exit-latency-us = <700>; 57 min-residency- 57 min-residency-us = <2700>; 58 }; 58 }; 59 }; 59 }; 60 60 61 A53_0: cpu@0 { 61 A53_0: cpu@0 { 62 device_type = "cpu"; 62 device_type = "cpu"; 63 compatible = "arm,cort 63 compatible = "arm,cortex-a53"; 64 reg = <0x0>; 64 reg = <0x0>; 65 clock-latency = <61036 65 clock-latency = <61036>; /* two CLK32 periods */ 66 clocks = <&clk IMX8MM_ 66 clocks = <&clk IMX8MM_CLK_ARM>; 67 enable-method = "psci" 67 enable-method = "psci"; 68 i-cache-size = <0x8000 68 i-cache-size = <0x8000>; 69 i-cache-line-size = <6 69 i-cache-line-size = <64>; 70 i-cache-sets = <256>; 70 i-cache-sets = <256>; 71 d-cache-size = <0x8000 71 d-cache-size = <0x8000>; 72 d-cache-line-size = <6 72 d-cache-line-size = <64>; 73 d-cache-sets = <128>; 73 d-cache-sets = <128>; 74 next-level-cache = <&A 74 next-level-cache = <&A53_L2>; 75 operating-points-v2 = 75 operating-points-v2 = <&a53_opp_table>; 76 nvmem-cells = <&cpu_sp 76 nvmem-cells = <&cpu_speed_grade>; 77 nvmem-cell-names = "sp 77 nvmem-cell-names = "speed_grade"; 78 cpu-idle-states = <&cp 78 cpu-idle-states = <&cpu_pd_wait>; 79 #cooling-cells = <2>; 79 #cooling-cells = <2>; 80 }; 80 }; 81 81 82 A53_1: cpu@1 { 82 A53_1: cpu@1 { 83 device_type = "cpu"; 83 device_type = "cpu"; 84 compatible = "arm,cort 84 compatible = "arm,cortex-a53"; 85 reg = <0x1>; 85 reg = <0x1>; 86 clock-latency = <61036 86 clock-latency = <61036>; /* two CLK32 periods */ 87 clocks = <&clk IMX8MM_ 87 clocks = <&clk IMX8MM_CLK_ARM>; 88 enable-method = "psci" 88 enable-method = "psci"; 89 i-cache-size = <0x8000 89 i-cache-size = <0x8000>; 90 i-cache-line-size = <6 90 i-cache-line-size = <64>; 91 i-cache-sets = <256>; 91 i-cache-sets = <256>; 92 d-cache-size = <0x8000 92 d-cache-size = <0x8000>; 93 d-cache-line-size = <6 93 d-cache-line-size = <64>; 94 d-cache-sets = <128>; 94 d-cache-sets = <128>; 95 next-level-cache = <&A 95 next-level-cache = <&A53_L2>; 96 operating-points-v2 = 96 operating-points-v2 = <&a53_opp_table>; 97 cpu-idle-states = <&cp 97 cpu-idle-states = <&cpu_pd_wait>; 98 #cooling-cells = <2>; 98 #cooling-cells = <2>; 99 }; 99 }; 100 100 101 A53_2: cpu@2 { 101 A53_2: cpu@2 { 102 device_type = "cpu"; 102 device_type = "cpu"; 103 compatible = "arm,cort 103 compatible = "arm,cortex-a53"; 104 reg = <0x2>; 104 reg = <0x2>; 105 clock-latency = <61036 105 clock-latency = <61036>; /* two CLK32 periods */ 106 clocks = <&clk IMX8MM_ 106 clocks = <&clk IMX8MM_CLK_ARM>; 107 enable-method = "psci" 107 enable-method = "psci"; 108 i-cache-size = <0x8000 108 i-cache-size = <0x8000>; 109 i-cache-line-size = <6 109 i-cache-line-size = <64>; 110 i-cache-sets = <256>; 110 i-cache-sets = <256>; 111 d-cache-size = <0x8000 111 d-cache-size = <0x8000>; 112 d-cache-line-size = <6 112 d-cache-line-size = <64>; 113 d-cache-sets = <128>; 113 d-cache-sets = <128>; 114 next-level-cache = <&A 114 next-level-cache = <&A53_L2>; 115 operating-points-v2 = 115 operating-points-v2 = <&a53_opp_table>; 116 cpu-idle-states = <&cp 116 cpu-idle-states = <&cpu_pd_wait>; 117 #cooling-cells = <2>; 117 #cooling-cells = <2>; 118 }; 118 }; 119 119 120 A53_3: cpu@3 { 120 A53_3: cpu@3 { 121 device_type = "cpu"; 121 device_type = "cpu"; 122 compatible = "arm,cort 122 compatible = "arm,cortex-a53"; 123 reg = <0x3>; 123 reg = <0x3>; 124 clock-latency = <61036 124 clock-latency = <61036>; /* two CLK32 periods */ 125 clocks = <&clk IMX8MM_ 125 clocks = <&clk IMX8MM_CLK_ARM>; 126 enable-method = "psci" 126 enable-method = "psci"; 127 i-cache-size = <0x8000 127 i-cache-size = <0x8000>; 128 i-cache-line-size = <6 128 i-cache-line-size = <64>; 129 i-cache-sets = <256>; 129 i-cache-sets = <256>; 130 d-cache-size = <0x8000 130 d-cache-size = <0x8000>; 131 d-cache-line-size = <6 131 d-cache-line-size = <64>; 132 d-cache-sets = <128>; 132 d-cache-sets = <128>; 133 next-level-cache = <&A 133 next-level-cache = <&A53_L2>; 134 operating-points-v2 = 134 operating-points-v2 = <&a53_opp_table>; 135 cpu-idle-states = <&cp 135 cpu-idle-states = <&cpu_pd_wait>; 136 #cooling-cells = <2>; 136 #cooling-cells = <2>; 137 }; 137 }; 138 138 139 A53_L2: l2-cache0 { 139 A53_L2: l2-cache0 { 140 compatible = "cache"; 140 compatible = "cache"; 141 cache-level = <2>; 141 cache-level = <2>; 142 cache-unified; << 143 cache-size = <0x80000> 142 cache-size = <0x80000>; 144 cache-line-size = <64> 143 cache-line-size = <64>; 145 cache-sets = <512>; 144 cache-sets = <512>; 146 }; 145 }; 147 }; 146 }; 148 147 149 a53_opp_table: opp-table { 148 a53_opp_table: opp-table { 150 compatible = "operating-points 149 compatible = "operating-points-v2"; 151 opp-shared; 150 opp-shared; 152 151 153 opp-1200000000 { 152 opp-1200000000 { 154 opp-hz = /bits/ 64 <12 153 opp-hz = /bits/ 64 <1200000000>; 155 opp-microvolt = <85000 154 opp-microvolt = <850000>; 156 opp-supported-hw = <0x 155 opp-supported-hw = <0xe>, <0x7>; 157 clock-latency-ns = <15 156 clock-latency-ns = <150000>; 158 opp-suspend; 157 opp-suspend; 159 }; 158 }; 160 159 161 opp-1600000000 { 160 opp-1600000000 { 162 opp-hz = /bits/ 64 <16 161 opp-hz = /bits/ 64 <1600000000>; 163 opp-microvolt = <95000 162 opp-microvolt = <950000>; 164 opp-supported-hw = <0x 163 opp-supported-hw = <0xc>, <0x7>; 165 clock-latency-ns = <15 164 clock-latency-ns = <150000>; 166 opp-suspend; 165 opp-suspend; 167 }; 166 }; 168 167 169 opp-1800000000 { 168 opp-1800000000 { 170 opp-hz = /bits/ 64 <18 169 opp-hz = /bits/ 64 <1800000000>; 171 opp-microvolt = <10000 170 opp-microvolt = <1000000>; 172 opp-supported-hw = <0x 171 opp-supported-hw = <0x8>, <0x3>; 173 clock-latency-ns = <15 172 clock-latency-ns = <150000>; 174 opp-suspend; 173 opp-suspend; 175 }; 174 }; 176 }; 175 }; 177 176 178 osc_32k: clock-osc-32k { 177 osc_32k: clock-osc-32k { 179 compatible = "fixed-clock"; 178 compatible = "fixed-clock"; 180 #clock-cells = <0>; 179 #clock-cells = <0>; 181 clock-frequency = <32768>; 180 clock-frequency = <32768>; 182 clock-output-names = "osc_32k" 181 clock-output-names = "osc_32k"; 183 }; 182 }; 184 183 185 osc_24m: clock-osc-24m { 184 osc_24m: clock-osc-24m { 186 compatible = "fixed-clock"; 185 compatible = "fixed-clock"; 187 #clock-cells = <0>; 186 #clock-cells = <0>; 188 clock-frequency = <24000000>; 187 clock-frequency = <24000000>; 189 clock-output-names = "osc_24m" 188 clock-output-names = "osc_24m"; 190 }; 189 }; 191 190 192 clk_ext1: clock-ext1 { 191 clk_ext1: clock-ext1 { 193 compatible = "fixed-clock"; 192 compatible = "fixed-clock"; 194 #clock-cells = <0>; 193 #clock-cells = <0>; 195 clock-frequency = <133000000>; 194 clock-frequency = <133000000>; 196 clock-output-names = "clk_ext1 195 clock-output-names = "clk_ext1"; 197 }; 196 }; 198 197 199 clk_ext2: clock-ext2 { 198 clk_ext2: clock-ext2 { 200 compatible = "fixed-clock"; 199 compatible = "fixed-clock"; 201 #clock-cells = <0>; 200 #clock-cells = <0>; 202 clock-frequency = <133000000>; 201 clock-frequency = <133000000>; 203 clock-output-names = "clk_ext2 202 clock-output-names = "clk_ext2"; 204 }; 203 }; 205 204 206 clk_ext3: clock-ext3 { 205 clk_ext3: clock-ext3 { 207 compatible = "fixed-clock"; 206 compatible = "fixed-clock"; 208 #clock-cells = <0>; 207 #clock-cells = <0>; 209 clock-frequency = <133000000>; 208 clock-frequency = <133000000>; 210 clock-output-names = "clk_ext3 209 clock-output-names = "clk_ext3"; 211 }; 210 }; 212 211 213 clk_ext4: clock-ext4 { 212 clk_ext4: clock-ext4 { 214 compatible = "fixed-clock"; 213 compatible = "fixed-clock"; 215 #clock-cells = <0>; 214 #clock-cells = <0>; 216 clock-frequency = <133000000>; 215 clock-frequency = <133000000>; 217 clock-output-names = "clk_ext4 216 clock-output-names = "clk_ext4"; 218 }; 217 }; 219 218 220 psci { 219 psci { 221 compatible = "arm,psci-1.0"; 220 compatible = "arm,psci-1.0"; 222 method = "smc"; 221 method = "smc"; 223 }; 222 }; 224 223 225 pmu { 224 pmu { 226 compatible = "arm,cortex-a53-p 225 compatible = "arm,cortex-a53-pmu"; 227 interrupts = <GIC_PPI 7 226 interrupts = <GIC_PPI 7 228 (GIC_CPU_MASK_SIM 227 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 229 }; 228 }; 230 229 231 timer { 230 timer { 232 compatible = "arm,armv8-timer" 231 compatible = "arm,armv8-timer"; 233 interrupts = <GIC_PPI 13 (GIC_ 232 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, /* Physical Secure */ 234 <GIC_PPI 14 (GIC_ 233 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, /* Physical Non-Secure */ 235 <GIC_PPI 11 (GIC_ 234 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, /* Virtual */ 236 <GIC_PPI 10 (GIC_ 235 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; /* Hypervisor */ 237 clock-frequency = <8000000>; 236 clock-frequency = <8000000>; 238 arm,no-tick-in-suspend; 237 arm,no-tick-in-suspend; 239 }; 238 }; 240 239 241 thermal-zones { 240 thermal-zones { 242 cpu-thermal { 241 cpu-thermal { 243 polling-delay-passive 242 polling-delay-passive = <250>; 244 polling-delay = <2000> 243 polling-delay = <2000>; 245 thermal-sensors = <&tm 244 thermal-sensors = <&tmu>; 246 trips { 245 trips { 247 cpu_alert0: tr 246 cpu_alert0: trip0 { 248 temper 247 temperature = <85000>; 249 hyster 248 hysteresis = <2000>; 250 type = 249 type = "passive"; 251 }; 250 }; 252 251 253 cpu_crit0: tri 252 cpu_crit0: trip1 { 254 temper 253 temperature = <95000>; 255 hyster 254 hysteresis = <2000>; 256 type = 255 type = "critical"; 257 }; 256 }; 258 }; 257 }; 259 258 260 cooling-maps { 259 cooling-maps { 261 map0 { 260 map0 { 262 trip = 261 trip = <&cpu_alert0>; 263 coolin 262 cooling-device = 264 263 <&A53_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 265 264 <&A53_1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 266 265 <&A53_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 267 266 <&A53_3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 268 }; 267 }; 269 }; 268 }; 270 }; 269 }; 271 }; 270 }; 272 271 273 usbphynop1: usbphynop1 { 272 usbphynop1: usbphynop1 { 274 #phy-cells = <0>; 273 #phy-cells = <0>; 275 compatible = "usb-nop-xceiv"; 274 compatible = "usb-nop-xceiv"; 276 clocks = <&clk IMX8MM_CLK_USB_ 275 clocks = <&clk IMX8MM_CLK_USB_PHY_REF>; 277 assigned-clocks = <&clk IMX8MM 276 assigned-clocks = <&clk IMX8MM_CLK_USB_PHY_REF>; 278 assigned-clock-parents = <&clk 277 assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_100M>; 279 clock-names = "main_clk"; 278 clock-names = "main_clk"; 280 power-domains = <&pgc_otg1>; 279 power-domains = <&pgc_otg1>; 281 }; 280 }; 282 281 283 usbphynop2: usbphynop2 { 282 usbphynop2: usbphynop2 { 284 #phy-cells = <0>; 283 #phy-cells = <0>; 285 compatible = "usb-nop-xceiv"; 284 compatible = "usb-nop-xceiv"; 286 clocks = <&clk IMX8MM_CLK_USB_ 285 clocks = <&clk IMX8MM_CLK_USB_PHY_REF>; 287 assigned-clocks = <&clk IMX8MM 286 assigned-clocks = <&clk IMX8MM_CLK_USB_PHY_REF>; 288 assigned-clock-parents = <&clk 287 assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_100M>; 289 clock-names = "main_clk"; 288 clock-names = "main_clk"; 290 power-domains = <&pgc_otg2>; 289 power-domains = <&pgc_otg2>; 291 }; 290 }; 292 291 293 soc: soc@0 { 292 soc: soc@0 { 294 compatible = "fsl,imx8mm-soc", 293 compatible = "fsl,imx8mm-soc", "simple-bus"; 295 #address-cells = <1>; 294 #address-cells = <1>; 296 #size-cells = <1>; 295 #size-cells = <1>; 297 ranges = <0x0 0x0 0x0 0x3e0000 296 ranges = <0x0 0x0 0x0 0x3e000000>; 298 dma-ranges = <0x40000000 0x0 0 297 dma-ranges = <0x40000000 0x0 0x40000000 0xc0000000>; 299 nvmem-cells = <&imx8mm_uid>; 298 nvmem-cells = <&imx8mm_uid>; 300 nvmem-cell-names = "soc_unique 299 nvmem-cell-names = "soc_unique_id"; 301 300 302 aips1: bus@30000000 { 301 aips1: bus@30000000 { 303 compatible = "fsl,aips 302 compatible = "fsl,aips-bus", "simple-bus"; 304 reg = <0x30000000 0x40 303 reg = <0x30000000 0x400000>; 305 #address-cells = <1>; 304 #address-cells = <1>; 306 #size-cells = <1>; 305 #size-cells = <1>; 307 ranges = <0x30000000 0 306 ranges = <0x30000000 0x30000000 0x400000>; 308 307 309 spba2: spba-bus@300000 308 spba2: spba-bus@30000000 { 310 compatible = " 309 compatible = "fsl,spba-bus", "simple-bus"; 311 #address-cells 310 #address-cells = <1>; 312 #size-cells = 311 #size-cells = <1>; 313 reg = <0x30000 312 reg = <0x30000000 0x100000>; 314 ranges; 313 ranges; 315 314 316 sai1: sai@3001 315 sai1: sai@30010000 { 317 #sound 316 #sound-dai-cells = <0>; 318 compat 317 compatible = "fsl,imx8mm-sai", "fsl,imx8mq-sai"; 319 reg = 318 reg = <0x30010000 0x10000>; 320 interr 319 interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>; 321 clocks 320 clocks = <&clk IMX8MM_CLK_SAI1_IPG>, 322 321 <&clk IMX8MM_CLK_SAI1_ROOT>, 323 322 <&clk IMX8MM_CLK_DUMMY>, <&clk IMX8MM_CLK_DUMMY>; 324 clock- 323 clock-names = "bus", "mclk1", "mclk2", "mclk3"; 325 dmas = 324 dmas = <&sdma2 0 2 0>, <&sdma2 1 2 0>; 326 dma-na 325 dma-names = "rx", "tx"; 327 status 326 status = "disabled"; 328 }; 327 }; 329 328 330 sai2: sai@3002 329 sai2: sai@30020000 { 331 #sound 330 #sound-dai-cells = <0>; 332 compat 331 compatible = "fsl,imx8mm-sai", "fsl,imx8mq-sai"; 333 reg = 332 reg = <0x30020000 0x10000>; 334 interr 333 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 335 clocks 334 clocks = <&clk IMX8MM_CLK_SAI2_IPG>, 336 335 <&clk IMX8MM_CLK_SAI2_ROOT>, 337 336 <&clk IMX8MM_CLK_DUMMY>, <&clk IMX8MM_CLK_DUMMY>; 338 clock- 337 clock-names = "bus", "mclk1", "mclk2", "mclk3"; 339 dmas = 338 dmas = <&sdma2 2 2 0>, <&sdma2 3 2 0>; 340 dma-na 339 dma-names = "rx", "tx"; 341 status 340 status = "disabled"; 342 }; 341 }; 343 342 344 sai3: sai@3003 343 sai3: sai@30030000 { 345 #sound 344 #sound-dai-cells = <0>; 346 compat 345 compatible = "fsl,imx8mm-sai", "fsl,imx8mq-sai"; 347 reg = 346 reg = <0x30030000 0x10000>; 348 interr 347 interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 349 clocks 348 clocks = <&clk IMX8MM_CLK_SAI3_IPG>, 350 349 <&clk IMX8MM_CLK_SAI3_ROOT>, 351 350 <&clk IMX8MM_CLK_DUMMY>, <&clk IMX8MM_CLK_DUMMY>; 352 clock- 351 clock-names = "bus", "mclk1", "mclk2", "mclk3"; 353 dmas = 352 dmas = <&sdma2 4 2 0>, <&sdma2 5 2 0>; 354 dma-na 353 dma-names = "rx", "tx"; 355 status 354 status = "disabled"; 356 }; 355 }; 357 356 358 sai5: sai@3005 357 sai5: sai@30050000 { 359 #sound 358 #sound-dai-cells = <0>; 360 compat 359 compatible = "fsl,imx8mm-sai", "fsl,imx8mq-sai"; 361 reg = 360 reg = <0x30050000 0x10000>; 362 interr 361 interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; 363 clocks 362 clocks = <&clk IMX8MM_CLK_SAI5_IPG>, 364 363 <&clk IMX8MM_CLK_SAI5_ROOT>, 365 364 <&clk IMX8MM_CLK_DUMMY>, <&clk IMX8MM_CLK_DUMMY>; 366 clock- 365 clock-names = "bus", "mclk1", "mclk2", "mclk3"; 367 dmas = 366 dmas = <&sdma2 8 2 0>, <&sdma2 9 2 0>; 368 dma-na 367 dma-names = "rx", "tx"; 369 status 368 status = "disabled"; 370 }; 369 }; 371 370 372 sai6: sai@3006 371 sai6: sai@30060000 { 373 #sound 372 #sound-dai-cells = <0>; 374 compat 373 compatible = "fsl,imx8mm-sai", "fsl,imx8mq-sai"; 375 reg = 374 reg = <0x30060000 0x10000>; 376 interr 375 interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; 377 clocks 376 clocks = <&clk IMX8MM_CLK_SAI6_IPG>, 378 377 <&clk IMX8MM_CLK_SAI6_ROOT>, 379 378 <&clk IMX8MM_CLK_DUMMY>, <&clk IMX8MM_CLK_DUMMY>; 380 clock- 379 clock-names = "bus", "mclk1", "mclk2", "mclk3"; 381 dmas = 380 dmas = <&sdma2 10 2 0>, <&sdma2 11 2 0>; 382 dma-na 381 dma-names = "rx", "tx"; 383 status 382 status = "disabled"; 384 }; 383 }; 385 384 386 micfil: audio- 385 micfil: audio-controller@30080000 { 387 compat 386 compatible = "fsl,imx8mm-micfil"; 388 reg = 387 reg = <0x30080000 0x10000>; 389 interr 388 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 390 389 <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 391 390 <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>, 392 391 <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 393 clocks 392 clocks = <&clk IMX8MM_CLK_PDM_IPG>, 394 393 <&clk IMX8MM_CLK_PDM_ROOT>, 395 394 <&clk IMX8MM_AUDIO_PLL1_OUT>, 396 395 <&clk IMX8MM_AUDIO_PLL2_OUT>, 397 396 <&clk IMX8MM_CLK_EXT3>; 398 clock- 397 clock-names = "ipg_clk", "ipg_clk_app", 399 398 "pll8k", "pll11k", "clkext3"; 400 dmas = 399 dmas = <&sdma2 24 25 0x80000000>; 401 dma-na 400 dma-names = "rx"; 402 #sound 401 #sound-dai-cells = <0>; 403 status 402 status = "disabled"; 404 }; 403 }; 405 404 406 spdif1: spdif@ 405 spdif1: spdif@30090000 { 407 compat 406 compatible = "fsl,imx35-spdif"; 408 reg = 407 reg = <0x30090000 0x10000>; 409 interr 408 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 410 clocks 409 clocks = <&clk IMX8MM_CLK_AUDIO_AHB>, /* core */ 411 410 <&clk IMX8MM_CLK_24M>, /* rxtx0 */ 412 411 <&clk IMX8MM_CLK_SPDIF1>, /* rxtx1 */ 413 412 <&clk IMX8MM_CLK_DUMMY>, /* rxtx2 */ 414 413 <&clk IMX8MM_CLK_DUMMY>, /* rxtx3 */ 415 414 <&clk IMX8MM_CLK_DUMMY>, /* rxtx4 */ 416 415 <&clk IMX8MM_CLK_AUDIO_AHB>, /* rxtx5 */ 417 416 <&clk IMX8MM_CLK_DUMMY>, /* rxtx6 */ 418 417 <&clk IMX8MM_CLK_DUMMY>, /* rxtx7 */ 419 418 <&clk IMX8MM_CLK_DUMMY>; /* spba */ 420 clock- 419 clock-names = "core", "rxtx0", 421 420 "rxtx1", "rxtx2", 422 421 "rxtx3", "rxtx4", 423 422 "rxtx5", "rxtx6", 424 423 "rxtx7", "spba"; 425 dmas = 424 dmas = <&sdma2 28 18 0>, <&sdma2 29 18 0>; 426 dma-na 425 dma-names = "rx", "tx"; 427 status 426 status = "disabled"; 428 }; 427 }; 429 }; 428 }; 430 429 431 gpio1: gpio@30200000 { 430 gpio1: gpio@30200000 { 432 compatible = " 431 compatible = "fsl,imx8mm-gpio", "fsl,imx35-gpio"; 433 reg = <0x30200 432 reg = <0x30200000 0x10000>; 434 interrupts = < 433 interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>, 435 < 434 <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 436 clocks = <&clk 435 clocks = <&clk IMX8MM_CLK_GPIO1_ROOT>; 437 gpio-controlle 436 gpio-controller; 438 #gpio-cells = 437 #gpio-cells = <2>; 439 interrupt-cont 438 interrupt-controller; 440 #interrupt-cel 439 #interrupt-cells = <2>; 441 gpio-ranges = 440 gpio-ranges = <&iomuxc 0 10 30>; 442 }; 441 }; 443 442 444 gpio2: gpio@30210000 { 443 gpio2: gpio@30210000 { 445 compatible = " 444 compatible = "fsl,imx8mm-gpio", "fsl,imx35-gpio"; 446 reg = <0x30210 445 reg = <0x30210000 0x10000>; 447 interrupts = < 446 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>, 448 < 447 <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 449 clocks = <&clk 448 clocks = <&clk IMX8MM_CLK_GPIO2_ROOT>; 450 gpio-controlle 449 gpio-controller; 451 #gpio-cells = 450 #gpio-cells = <2>; 452 interrupt-cont 451 interrupt-controller; 453 #interrupt-cel 452 #interrupt-cells = <2>; 454 gpio-ranges = 453 gpio-ranges = <&iomuxc 0 40 21>; 455 }; 454 }; 456 455 457 gpio3: gpio@30220000 { 456 gpio3: gpio@30220000 { 458 compatible = " 457 compatible = "fsl,imx8mm-gpio", "fsl,imx35-gpio"; 459 reg = <0x30220 458 reg = <0x30220000 0x10000>; 460 interrupts = < 459 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 461 < 460 <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 462 clocks = <&clk 461 clocks = <&clk IMX8MM_CLK_GPIO3_ROOT>; 463 gpio-controlle 462 gpio-controller; 464 #gpio-cells = 463 #gpio-cells = <2>; 465 interrupt-cont 464 interrupt-controller; 466 #interrupt-cel 465 #interrupt-cells = <2>; 467 gpio-ranges = 466 gpio-ranges = <&iomuxc 0 61 26>; 468 }; 467 }; 469 468 470 gpio4: gpio@30230000 { 469 gpio4: gpio@30230000 { 471 compatible = " 470 compatible = "fsl,imx8mm-gpio", "fsl,imx35-gpio"; 472 reg = <0x30230 471 reg = <0x30230000 0x10000>; 473 interrupts = < 472 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 474 < 473 <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 475 clocks = <&clk 474 clocks = <&clk IMX8MM_CLK_GPIO4_ROOT>; 476 gpio-controlle 475 gpio-controller; 477 #gpio-cells = 476 #gpio-cells = <2>; 478 interrupt-cont 477 interrupt-controller; 479 #interrupt-cel 478 #interrupt-cells = <2>; 480 gpio-ranges = 479 gpio-ranges = <&iomuxc 0 87 32>; 481 }; 480 }; 482 481 483 gpio5: gpio@30240000 { 482 gpio5: gpio@30240000 { 484 compatible = " 483 compatible = "fsl,imx8mm-gpio", "fsl,imx35-gpio"; 485 reg = <0x30240 484 reg = <0x30240000 0x10000>; 486 interrupts = < 485 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 487 < 486 <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 488 clocks = <&clk 487 clocks = <&clk IMX8MM_CLK_GPIO5_ROOT>; 489 gpio-controlle 488 gpio-controller; 490 #gpio-cells = 489 #gpio-cells = <2>; 491 interrupt-cont 490 interrupt-controller; 492 #interrupt-cel 491 #interrupt-cells = <2>; 493 gpio-ranges = 492 gpio-ranges = <&iomuxc 0 119 30>; 494 }; 493 }; 495 494 496 tmu: tmu@30260000 { 495 tmu: tmu@30260000 { 497 compatible = " 496 compatible = "fsl,imx8mm-tmu"; 498 reg = <0x30260 497 reg = <0x30260000 0x10000>; 499 clocks = <&clk 498 clocks = <&clk IMX8MM_CLK_TMU_ROOT>; 500 nvmem-cells = << 501 nvmem-cell-nam << 502 #thermal-senso 499 #thermal-sensor-cells = <0>; 503 }; 500 }; 504 501 505 wdog1: watchdog@302800 502 wdog1: watchdog@30280000 { 506 compatible = " 503 compatible = "fsl,imx8mm-wdt", "fsl,imx21-wdt"; 507 reg = <0x30280 504 reg = <0x30280000 0x10000>; 508 interrupts = < 505 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 509 clocks = <&clk 506 clocks = <&clk IMX8MM_CLK_WDOG1_ROOT>; 510 status = "disa 507 status = "disabled"; 511 }; 508 }; 512 509 513 wdog2: watchdog@302900 510 wdog2: watchdog@30290000 { 514 compatible = " 511 compatible = "fsl,imx8mm-wdt", "fsl,imx21-wdt"; 515 reg = <0x30290 512 reg = <0x30290000 0x10000>; 516 interrupts = < 513 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 517 clocks = <&clk 514 clocks = <&clk IMX8MM_CLK_WDOG2_ROOT>; 518 status = "disa 515 status = "disabled"; 519 }; 516 }; 520 517 521 wdog3: watchdog@302a00 518 wdog3: watchdog@302a0000 { 522 compatible = " 519 compatible = "fsl,imx8mm-wdt", "fsl,imx21-wdt"; 523 reg = <0x302a0 520 reg = <0x302a0000 0x10000>; 524 interrupts = < 521 interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 525 clocks = <&clk 522 clocks = <&clk IMX8MM_CLK_WDOG3_ROOT>; 526 status = "disa 523 status = "disabled"; 527 }; 524 }; 528 525 529 sdma2: dma-controller@ 526 sdma2: dma-controller@302c0000 { 530 compatible = " 527 compatible = "fsl,imx8mm-sdma", "fsl,imx8mq-sdma"; 531 reg = <0x302c0 528 reg = <0x302c0000 0x10000>; 532 interrupts = < 529 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 533 clocks = <&clk 530 clocks = <&clk IMX8MM_CLK_SDMA2_ROOT>, 534 <&clk 531 <&clk IMX8MM_CLK_SDMA2_ROOT>; 535 clock-names = 532 clock-names = "ipg", "ahb"; 536 #dma-cells = < 533 #dma-cells = <3>; 537 fsl,sdma-ram-s 534 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin"; 538 }; 535 }; 539 536 540 sdma3: dma-controller@ 537 sdma3: dma-controller@302b0000 { 541 compatible = " 538 compatible = "fsl,imx8mm-sdma", "fsl,imx8mq-sdma"; 542 reg = <0x302b0 539 reg = <0x302b0000 0x10000>; 543 interrupts = < 540 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 544 clocks = <&clk 541 clocks = <&clk IMX8MM_CLK_SDMA3_ROOT>, 545 <&clk IMX8MM_ 542 <&clk IMX8MM_CLK_SDMA3_ROOT>; 546 clock-names = 543 clock-names = "ipg", "ahb"; 547 #dma-cells = < 544 #dma-cells = <3>; 548 fsl,sdma-ram-s 545 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin"; 549 }; 546 }; 550 547 551 iomuxc: pinctrl@303300 548 iomuxc: pinctrl@30330000 { 552 compatible = " 549 compatible = "fsl,imx8mm-iomuxc"; 553 reg = <0x30330 550 reg = <0x30330000 0x10000>; 554 }; 551 }; 555 552 556 gpr: syscon@30340000 { !! 553 gpr: iomuxc-gpr@30340000 { 557 compatible = " !! 554 compatible = "fsl,imx8mm-iomuxc-gpr", "fsl,imx6q-iomuxc-gpr", "syscon"; 558 reg = <0x30340 555 reg = <0x30340000 0x10000>; 559 }; 556 }; 560 557 561 ocotp: efuse@30350000 558 ocotp: efuse@30350000 { 562 compatible = " 559 compatible = "fsl,imx8mm-ocotp", "syscon"; 563 reg = <0x30350 560 reg = <0x30350000 0x10000>; 564 clocks = <&clk 561 clocks = <&clk IMX8MM_CLK_OCOTP_ROOT>; 565 /* For nvmem s 562 /* For nvmem subnodes */ 566 #address-cells 563 #address-cells = <1>; 567 #size-cells = 564 #size-cells = <1>; 568 565 569 /* !! 566 imx8mm_uid: unique-id@4 { 570 * The registe << 571 * Fusemap Des << 572 * Assuming << 573 * reg = <AD << 574 * then << 575 * Fuse Addr << 576 * Note that i << 577 * each subseq << 578 * +0x10 in Fu << 579 * reg = <0x4 << 580 * 0x420). << 581 */ << 582 imx8mm_uid: un << 583 reg = 567 reg = <0x4 0x8>; 584 }; 568 }; 585 569 586 cpu_speed_grad !! 570 cpu_speed_grade: speed-grade@10 { 587 reg = 571 reg = <0x10 4>; 588 }; 572 }; 589 573 590 tmu_calib: cal !! 574 fec_mac_address: mac-address@90 { 591 reg = << 592 }; << 593 << 594 fec_mac_addres << 595 reg = 575 reg = <0x90 6>; 596 }; 576 }; 597 }; 577 }; 598 578 599 anatop: clock-controll !! 579 anatop: anatop@30360000 { 600 compatible = " !! 580 compatible = "fsl,imx8mm-anatop", "syscon"; 601 reg = <0x30360 581 reg = <0x30360000 0x10000>; 602 #clock-cells = << 603 }; 582 }; 604 583 605 snvs: snvs@30370000 { 584 snvs: snvs@30370000 { 606 compatible = " 585 compatible = "fsl,sec-v4.0-mon","syscon", "simple-mfd"; 607 reg = <0x30370 586 reg = <0x30370000 0x10000>; 608 587 609 snvs_rtc: snvs 588 snvs_rtc: snvs-rtc-lp { 610 compat 589 compatible = "fsl,sec-v4.0-mon-rtc-lp"; 611 regmap 590 regmap = <&snvs>; 612 offset 591 offset = <0x34>; 613 interr 592 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>, 614 593 <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 615 clocks 594 clocks = <&clk IMX8MM_CLK_SNVS_ROOT>; 616 clock- 595 clock-names = "snvs-rtc"; 617 }; 596 }; 618 597 619 snvs_pwrkey: s 598 snvs_pwrkey: snvs-powerkey { 620 compat 599 compatible = "fsl,sec-v4.0-pwrkey"; 621 regmap 600 regmap = <&snvs>; 622 interr 601 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 623 clocks 602 clocks = <&clk IMX8MM_CLK_SNVS_ROOT>; 624 clock- 603 clock-names = "snvs-pwrkey"; 625 linux, 604 linux,keycode = <KEY_POWER>; 626 wakeup 605 wakeup-source; 627 status 606 status = "disabled"; 628 }; 607 }; 629 608 630 snvs_lpgpr: sn 609 snvs_lpgpr: snvs-lpgpr { 631 compat 610 compatible = "fsl,imx8mm-snvs-lpgpr", 632 611 "fsl,imx7d-snvs-lpgpr"; 633 }; 612 }; 634 }; 613 }; 635 614 636 clk: clock-controller@ 615 clk: clock-controller@30380000 { 637 compatible = " 616 compatible = "fsl,imx8mm-ccm"; 638 reg = <0x30380 617 reg = <0x30380000 0x10000>; 639 interrupts = < << 640 < << 641 #clock-cells = 618 #clock-cells = <1>; 642 clocks = <&osc 619 clocks = <&osc_32k>, <&osc_24m>, <&clk_ext1>, <&clk_ext2>, 643 <&clk 620 <&clk_ext3>, <&clk_ext4>; 644 clock-names = 621 clock-names = "osc_32k", "osc_24m", "clk_ext1", "clk_ext2", 645 622 "clk_ext3", "clk_ext4"; 646 assigned-clock 623 assigned-clocks = <&clk IMX8MM_CLK_A53_SRC>, 647 624 <&clk IMX8MM_CLK_A53_CORE>, 648 625 <&clk IMX8MM_CLK_NOC>, 649 626 <&clk IMX8MM_CLK_AUDIO_AHB>, 650 627 <&clk IMX8MM_CLK_IPG_AUDIO_ROOT>, 651 628 <&clk IMX8MM_SYS_PLL3>, >> 629 <&clk IMX8MM_VIDEO_PLL1>, 652 630 <&clk IMX8MM_AUDIO_PLL1>; 653 assigned-clock 631 assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_800M>, 654 632 <&clk IMX8MM_ARM_PLL_OUT>, 655 633 <&clk IMX8MM_SYS_PLL3_OUT>, 656 634 <&clk IMX8MM_SYS_PLL1_800M>; 657 assigned-clock 635 assigned-clock-rates = <0>, <0>, <0>, 658 636 <400000000>, 659 637 <400000000>, 660 638 <750000000>, >> 639 <594000000>, 661 640 <393216000>; 662 }; 641 }; 663 642 664 src: reset-controller@ 643 src: reset-controller@30390000 { 665 compatible = " 644 compatible = "fsl,imx8mm-src", "fsl,imx8mq-src", "syscon"; 666 reg = <0x30390 645 reg = <0x30390000 0x10000>; 667 interrupts = < 646 interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; 668 #reset-cells = 647 #reset-cells = <1>; 669 }; 648 }; 670 649 671 gpc: gpc@303a0000 { 650 gpc: gpc@303a0000 { 672 compatible = " 651 compatible = "fsl,imx8mm-gpc"; 673 reg = <0x303a0 652 reg = <0x303a0000 0x10000>; 674 interrupts = < 653 interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; 675 interrupt-pare 654 interrupt-parent = <&gic>; 676 interrupt-cont 655 interrupt-controller; 677 #interrupt-cel 656 #interrupt-cells = <3>; 678 657 679 pgc { 658 pgc { 680 #addre 659 #address-cells = <1>; 681 #size- 660 #size-cells = <0>; 682 661 683 pgc_hs 662 pgc_hsiomix: power-domain@0 { 684 663 #power-domain-cells = <0>; 685 664 reg = <IMX8MM_POWER_DOMAIN_HSIOMIX>; 686 665 clocks = <&clk IMX8MM_CLK_USB_BUS>; 687 666 assigned-clocks = <&clk IMX8MM_CLK_USB_BUS>; 688 667 assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_500M>; 689 }; 668 }; 690 669 691 pgc_pc 670 pgc_pcie: power-domain@1 { 692 671 #power-domain-cells = <0>; 693 672 reg = <IMX8MM_POWER_DOMAIN_PCIE>; 694 673 power-domains = <&pgc_hsiomix>; 695 674 clocks = <&clk IMX8MM_CLK_PCIE1_ROOT>; 696 }; 675 }; 697 676 698 pgc_ot 677 pgc_otg1: power-domain@2 { 699 678 #power-domain-cells = <0>; 700 679 reg = <IMX8MM_POWER_DOMAIN_OTG1>; 701 }; 680 }; 702 681 703 pgc_ot 682 pgc_otg2: power-domain@3 { 704 683 #power-domain-cells = <0>; 705 684 reg = <IMX8MM_POWER_DOMAIN_OTG2>; 706 }; 685 }; 707 686 708 pgc_gp 687 pgc_gpumix: power-domain@4 { 709 688 #power-domain-cells = <0>; 710 689 reg = <IMX8MM_POWER_DOMAIN_GPUMIX>; 711 690 clocks = <&clk IMX8MM_CLK_GPU_BUS_ROOT>, 712 691 <&clk IMX8MM_CLK_GPU_AHB>; 713 692 assigned-clocks = <&clk IMX8MM_CLK_GPU_AXI>, 714 693 <&clk IMX8MM_CLK_GPU_AHB>; 715 694 assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_800M>, 716 695 <&clk IMX8MM_SYS_PLL1_800M>; 717 696 assigned-clock-rates = <800000000>, <400000000>; 718 }; 697 }; 719 698 720 pgc_gp 699 pgc_gpu: power-domain@5 { 721 700 #power-domain-cells = <0>; 722 701 reg = <IMX8MM_POWER_DOMAIN_GPU>; 723 702 clocks = <&clk IMX8MM_CLK_GPU_AHB>, 724 703 <&clk IMX8MM_CLK_GPU_BUS_ROOT>, 725 704 <&clk IMX8MM_CLK_GPU2D_ROOT>, 726 705 <&clk IMX8MM_CLK_GPU3D_ROOT>; 727 706 resets = <&src IMX8MQ_RESET_GPU_RESET>; 728 707 power-domains = <&pgc_gpumix>; 729 }; 708 }; 730 709 731 pgc_vp 710 pgc_vpumix: power-domain@6 { 732 711 #power-domain-cells = <0>; 733 712 reg = <IMX8MM_POWER_DOMAIN_VPUMIX>; 734 713 clocks = <&clk IMX8MM_CLK_VPU_DEC_ROOT>; 735 714 assigned-clocks = <&clk IMX8MM_CLK_VPU_BUS>; 736 715 assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_800M>; 737 }; 716 }; 738 717 739 pgc_vp 718 pgc_vpu_g1: power-domain@7 { 740 719 #power-domain-cells = <0>; 741 720 reg = <IMX8MM_POWER_DOMAIN_VPUG1>; 742 }; 721 }; 743 722 744 pgc_vp 723 pgc_vpu_g2: power-domain@8 { 745 724 #power-domain-cells = <0>; 746 725 reg = <IMX8MM_POWER_DOMAIN_VPUG2>; 747 }; 726 }; 748 727 749 pgc_vp 728 pgc_vpu_h1: power-domain@9 { 750 729 #power-domain-cells = <0>; 751 730 reg = <IMX8MM_POWER_DOMAIN_VPUH1>; 752 }; 731 }; 753 732 754 pgc_di 733 pgc_dispmix: power-domain@10 { 755 734 #power-domain-cells = <0>; 756 735 reg = <IMX8MM_POWER_DOMAIN_DISPMIX>; 757 736 clocks = <&clk IMX8MM_CLK_DISP_APB_ROOT>, 758 737 <&clk IMX8MM_CLK_DISP_AXI_ROOT>; 759 738 assigned-clocks = <&clk IMX8MM_CLK_DISP_AXI>, 760 739 <&clk IMX8MM_CLK_DISP_APB>; 761 740 assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_1000M>, 762 741 <&clk IMX8MM_SYS_PLL1_800M>; 763 742 assigned-clock-rates = <500000000>, <200000000>; 764 }; 743 }; 765 744 766 pgc_mi 745 pgc_mipi: power-domain@11 { 767 746 #power-domain-cells = <0>; 768 747 reg = <IMX8MM_POWER_DOMAIN_MIPI>; 769 }; 748 }; 770 }; 749 }; 771 }; 750 }; 772 }; 751 }; 773 752 774 aips2: bus@30400000 { 753 aips2: bus@30400000 { 775 compatible = "fsl,aips 754 compatible = "fsl,aips-bus", "simple-bus"; 776 reg = <0x30400000 0x40 755 reg = <0x30400000 0x400000>; 777 #address-cells = <1>; 756 #address-cells = <1>; 778 #size-cells = <1>; 757 #size-cells = <1>; 779 ranges = <0x30400000 0 758 ranges = <0x30400000 0x30400000 0x400000>; 780 759 781 pwm1: pwm@30660000 { 760 pwm1: pwm@30660000 { 782 compatible = " 761 compatible = "fsl,imx8mm-pwm", "fsl,imx27-pwm"; 783 reg = <0x30660 762 reg = <0x30660000 0x10000>; 784 interrupts = < 763 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 785 clocks = <&clk 764 clocks = <&clk IMX8MM_CLK_PWM1_ROOT>, 786 <&clk 765 <&clk IMX8MM_CLK_PWM1_ROOT>; 787 clock-names = 766 clock-names = "ipg", "per"; 788 #pwm-cells = < 767 #pwm-cells = <3>; 789 status = "disa 768 status = "disabled"; 790 }; 769 }; 791 770 792 pwm2: pwm@30670000 { 771 pwm2: pwm@30670000 { 793 compatible = " 772 compatible = "fsl,imx8mm-pwm", "fsl,imx27-pwm"; 794 reg = <0x30670 773 reg = <0x30670000 0x10000>; 795 interrupts = < 774 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 796 clocks = <&clk 775 clocks = <&clk IMX8MM_CLK_PWM2_ROOT>, 797 <&clk 776 <&clk IMX8MM_CLK_PWM2_ROOT>; 798 clock-names = 777 clock-names = "ipg", "per"; 799 #pwm-cells = < 778 #pwm-cells = <3>; 800 status = "disa 779 status = "disabled"; 801 }; 780 }; 802 781 803 pwm3: pwm@30680000 { 782 pwm3: pwm@30680000 { 804 compatible = " 783 compatible = "fsl,imx8mm-pwm", "fsl,imx27-pwm"; 805 reg = <0x30680 784 reg = <0x30680000 0x10000>; 806 interrupts = < 785 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 807 clocks = <&clk 786 clocks = <&clk IMX8MM_CLK_PWM3_ROOT>, 808 <&clk 787 <&clk IMX8MM_CLK_PWM3_ROOT>; 809 clock-names = 788 clock-names = "ipg", "per"; 810 #pwm-cells = < 789 #pwm-cells = <3>; 811 status = "disa 790 status = "disabled"; 812 }; 791 }; 813 792 814 pwm4: pwm@30690000 { 793 pwm4: pwm@30690000 { 815 compatible = " 794 compatible = "fsl,imx8mm-pwm", "fsl,imx27-pwm"; 816 reg = <0x30690 795 reg = <0x30690000 0x10000>; 817 interrupts = < 796 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 818 clocks = <&clk 797 clocks = <&clk IMX8MM_CLK_PWM4_ROOT>, 819 <&clk 798 <&clk IMX8MM_CLK_PWM4_ROOT>; 820 clock-names = 799 clock-names = "ipg", "per"; 821 #pwm-cells = < 800 #pwm-cells = <3>; 822 status = "disa 801 status = "disabled"; 823 }; 802 }; 824 803 825 system_counter: timer@ 804 system_counter: timer@306a0000 { 826 compatible = " 805 compatible = "nxp,sysctr-timer"; 827 reg = <0x306a0 806 reg = <0x306a0000 0x20000>; 828 interrupts = < 807 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 829 clocks = <&osc 808 clocks = <&osc_24m>; 830 clock-names = 809 clock-names = "per"; 831 }; 810 }; 832 }; 811 }; 833 812 834 aips3: bus@30800000 { 813 aips3: bus@30800000 { 835 compatible = "fsl,aips 814 compatible = "fsl,aips-bus", "simple-bus"; 836 reg = <0x30800000 0x40 815 reg = <0x30800000 0x400000>; 837 #address-cells = <1>; 816 #address-cells = <1>; 838 #size-cells = <1>; 817 #size-cells = <1>; 839 ranges = <0x30800000 0 818 ranges = <0x30800000 0x30800000 0x400000>, 840 <0x8000000 0x 819 <0x8000000 0x8000000 0x10000000>; 841 820 842 spba1: spba-bus@308000 821 spba1: spba-bus@30800000 { 843 compatible = " 822 compatible = "fsl,spba-bus", "simple-bus"; 844 #address-cells 823 #address-cells = <1>; 845 #size-cells = 824 #size-cells = <1>; 846 reg = <0x30800 825 reg = <0x30800000 0x100000>; 847 ranges; 826 ranges; 848 827 849 ecspi1: spi@30 828 ecspi1: spi@30820000 { 850 compat 829 compatible = "fsl,imx8mm-ecspi", "fsl,imx51-ecspi"; 851 #addre 830 #address-cells = <1>; 852 #size- 831 #size-cells = <0>; 853 reg = 832 reg = <0x30820000 0x10000>; 854 interr 833 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 855 clocks 834 clocks = <&clk IMX8MM_CLK_ECSPI1_ROOT>, 856 835 <&clk IMX8MM_CLK_ECSPI1_ROOT>; 857 clock- 836 clock-names = "ipg", "per"; 858 dmas = 837 dmas = <&sdma1 0 7 1>, <&sdma1 1 7 2>; 859 dma-na 838 dma-names = "rx", "tx"; 860 status 839 status = "disabled"; 861 }; 840 }; 862 841 863 ecspi2: spi@30 842 ecspi2: spi@30830000 { 864 compat 843 compatible = "fsl,imx8mm-ecspi", "fsl,imx51-ecspi"; 865 #addre 844 #address-cells = <1>; 866 #size- 845 #size-cells = <0>; 867 reg = 846 reg = <0x30830000 0x10000>; 868 interr 847 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 869 clocks 848 clocks = <&clk IMX8MM_CLK_ECSPI2_ROOT>, 870 849 <&clk IMX8MM_CLK_ECSPI2_ROOT>; 871 clock- 850 clock-names = "ipg", "per"; 872 dmas = 851 dmas = <&sdma1 2 7 1>, <&sdma1 3 7 2>; 873 dma-na 852 dma-names = "rx", "tx"; 874 status 853 status = "disabled"; 875 }; 854 }; 876 855 877 ecspi3: spi@30 856 ecspi3: spi@30840000 { 878 compat 857 compatible = "fsl,imx8mm-ecspi", "fsl,imx51-ecspi"; 879 #addre 858 #address-cells = <1>; 880 #size- 859 #size-cells = <0>; 881 reg = 860 reg = <0x30840000 0x10000>; 882 interr 861 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 883 clocks 862 clocks = <&clk IMX8MM_CLK_ECSPI3_ROOT>, 884 863 <&clk IMX8MM_CLK_ECSPI3_ROOT>; 885 clock- 864 clock-names = "ipg", "per"; 886 dmas = 865 dmas = <&sdma1 4 7 1>, <&sdma1 5 7 2>; 887 dma-na 866 dma-names = "rx", "tx"; 888 status 867 status = "disabled"; 889 }; 868 }; 890 869 891 uart1: serial@ 870 uart1: serial@30860000 { 892 compat 871 compatible = "fsl,imx8mm-uart", "fsl,imx6q-uart"; 893 reg = 872 reg = <0x30860000 0x10000>; 894 interr 873 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 895 clocks 874 clocks = <&clk IMX8MM_CLK_UART1_ROOT>, 896 875 <&clk IMX8MM_CLK_UART1_ROOT>; 897 clock- 876 clock-names = "ipg", "per"; 898 dmas = 877 dmas = <&sdma1 22 4 0>, <&sdma1 23 4 0>; 899 dma-na 878 dma-names = "rx", "tx"; 900 status 879 status = "disabled"; 901 }; 880 }; 902 881 903 uart3: serial@ 882 uart3: serial@30880000 { 904 compat 883 compatible = "fsl,imx8mm-uart", "fsl,imx6q-uart"; 905 reg = 884 reg = <0x30880000 0x10000>; 906 interr 885 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 907 clocks 886 clocks = <&clk IMX8MM_CLK_UART3_ROOT>, 908 887 <&clk IMX8MM_CLK_UART3_ROOT>; 909 clock- 888 clock-names = "ipg", "per"; 910 dmas = 889 dmas = <&sdma1 26 4 0>, <&sdma1 27 4 0>; 911 dma-na 890 dma-names = "rx", "tx"; 912 status 891 status = "disabled"; 913 }; 892 }; 914 893 915 uart2: serial@ 894 uart2: serial@30890000 { 916 compat 895 compatible = "fsl,imx8mm-uart", "fsl,imx6q-uart"; 917 reg = 896 reg = <0x30890000 0x10000>; 918 interr 897 interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 919 clocks 898 clocks = <&clk IMX8MM_CLK_UART2_ROOT>, 920 899 <&clk IMX8MM_CLK_UART2_ROOT>; 921 clock- 900 clock-names = "ipg", "per"; 922 status 901 status = "disabled"; 923 }; 902 }; 924 }; 903 }; 925 904 926 crypto: crypto@3090000 905 crypto: crypto@30900000 { 927 compatible = " 906 compatible = "fsl,sec-v4.0"; 928 #address-cells 907 #address-cells = <1>; 929 #size-cells = 908 #size-cells = <1>; 930 reg = <0x30900 909 reg = <0x30900000 0x40000>; 931 ranges = <0 0x 910 ranges = <0 0x30900000 0x40000>; 932 interrupts = < 911 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; 933 clocks = <&clk 912 clocks = <&clk IMX8MM_CLK_AHB>, 934 <&clk 913 <&clk IMX8MM_CLK_IPG_ROOT>; 935 clock-names = 914 clock-names = "aclk", "ipg"; 936 915 937 sec_jr0: jr@10 916 sec_jr0: jr@1000 { 938 compat 917 compatible = "fsl,sec-v4.0-job-ring"; 939 reg = 918 reg = <0x1000 0x1000>; 940 interr 919 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 941 status 920 status = "disabled"; 942 }; 921 }; 943 922 944 sec_jr1: jr@20 923 sec_jr1: jr@2000 { 945 compat 924 compatible = "fsl,sec-v4.0-job-ring"; 946 reg = 925 reg = <0x2000 0x1000>; 947 interr 926 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 948 }; 927 }; 949 928 950 sec_jr2: jr@30 929 sec_jr2: jr@3000 { 951 compat 930 compatible = "fsl,sec-v4.0-job-ring"; 952 reg = 931 reg = <0x3000 0x1000>; 953 interr 932 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 954 }; 933 }; 955 }; 934 }; 956 935 957 i2c1: i2c@30a20000 { 936 i2c1: i2c@30a20000 { 958 compatible = " 937 compatible = "fsl,imx8mm-i2c", "fsl,imx21-i2c"; 959 #address-cells 938 #address-cells = <1>; 960 #size-cells = 939 #size-cells = <0>; 961 reg = <0x30a20 940 reg = <0x30a20000 0x10000>; 962 interrupts = < 941 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 963 clocks = <&clk 942 clocks = <&clk IMX8MM_CLK_I2C1_ROOT>; 964 status = "disa 943 status = "disabled"; 965 }; 944 }; 966 945 967 i2c2: i2c@30a30000 { 946 i2c2: i2c@30a30000 { 968 compatible = " 947 compatible = "fsl,imx8mm-i2c", "fsl,imx21-i2c"; 969 #address-cells 948 #address-cells = <1>; 970 #size-cells = 949 #size-cells = <0>; 971 reg = <0x30a30 950 reg = <0x30a30000 0x10000>; 972 interrupts = < 951 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 973 clocks = <&clk 952 clocks = <&clk IMX8MM_CLK_I2C2_ROOT>; 974 status = "disa 953 status = "disabled"; 975 }; 954 }; 976 955 977 i2c3: i2c@30a40000 { 956 i2c3: i2c@30a40000 { 978 #address-cells 957 #address-cells = <1>; 979 #size-cells = 958 #size-cells = <0>; 980 compatible = " 959 compatible = "fsl,imx8mm-i2c", "fsl,imx21-i2c"; 981 reg = <0x30a40 960 reg = <0x30a40000 0x10000>; 982 interrupts = < 961 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 983 clocks = <&clk 962 clocks = <&clk IMX8MM_CLK_I2C3_ROOT>; 984 status = "disa 963 status = "disabled"; 985 }; 964 }; 986 965 987 i2c4: i2c@30a50000 { 966 i2c4: i2c@30a50000 { 988 compatible = " 967 compatible = "fsl,imx8mm-i2c", "fsl,imx21-i2c"; 989 #address-cells 968 #address-cells = <1>; 990 #size-cells = 969 #size-cells = <0>; 991 reg = <0x30a50 970 reg = <0x30a50000 0x10000>; 992 interrupts = < 971 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 993 clocks = <&clk 972 clocks = <&clk IMX8MM_CLK_I2C4_ROOT>; 994 status = "disa 973 status = "disabled"; 995 }; 974 }; 996 975 997 uart4: serial@30a60000 976 uart4: serial@30a60000 { 998 compatible = " 977 compatible = "fsl,imx8mm-uart", "fsl,imx6q-uart"; 999 reg = <0x30a60 978 reg = <0x30a60000 0x10000>; 1000 interrupts = 979 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 1001 clocks = <&cl 980 clocks = <&clk IMX8MM_CLK_UART4_ROOT>, 1002 <&cl 981 <&clk IMX8MM_CLK_UART4_ROOT>; 1003 clock-names = 982 clock-names = "ipg", "per"; 1004 dmas = <&sdma 983 dmas = <&sdma1 28 4 0>, <&sdma1 29 4 0>; 1005 dma-names = " 984 dma-names = "rx", "tx"; 1006 status = "dis 985 status = "disabled"; 1007 }; 986 }; 1008 987 1009 mu: mailbox@30aa0000 988 mu: mailbox@30aa0000 { 1010 compatible = 989 compatible = "fsl,imx8mm-mu", "fsl,imx6sx-mu"; 1011 reg = <0x30aa 990 reg = <0x30aa0000 0x10000>; 1012 interrupts = 991 interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>; 1013 clocks = <&cl 992 clocks = <&clk IMX8MM_CLK_MU_ROOT>; 1014 #mbox-cells = 993 #mbox-cells = <2>; 1015 }; 994 }; 1016 995 1017 usdhc1: mmc@30b40000 996 usdhc1: mmc@30b40000 { 1018 compatible = 997 compatible = "fsl,imx8mm-usdhc", "fsl,imx7d-usdhc"; 1019 reg = <0x30b4 998 reg = <0x30b40000 0x10000>; 1020 interrupts = 999 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 1021 clocks = <&cl 1000 clocks = <&clk IMX8MM_CLK_IPG_ROOT>, 1022 <&cl 1001 <&clk IMX8MM_CLK_NAND_USDHC_BUS>, 1023 <&cl 1002 <&clk IMX8MM_CLK_USDHC1_ROOT>; 1024 clock-names = 1003 clock-names = "ipg", "ahb", "per"; 1025 fsl,tuning-st 1004 fsl,tuning-start-tap = <20>; 1026 fsl,tuning-st 1005 fsl,tuning-step = <2>; 1027 bus-width = < 1006 bus-width = <4>; 1028 status = "dis 1007 status = "disabled"; 1029 }; 1008 }; 1030 1009 1031 usdhc2: mmc@30b50000 1010 usdhc2: mmc@30b50000 { 1032 compatible = 1011 compatible = "fsl,imx8mm-usdhc", "fsl,imx7d-usdhc"; 1033 reg = <0x30b5 1012 reg = <0x30b50000 0x10000>; 1034 interrupts = 1013 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 1035 clocks = <&cl 1014 clocks = <&clk IMX8MM_CLK_IPG_ROOT>, 1036 <&cl 1015 <&clk IMX8MM_CLK_NAND_USDHC_BUS>, 1037 <&cl 1016 <&clk IMX8MM_CLK_USDHC2_ROOT>; 1038 clock-names = 1017 clock-names = "ipg", "ahb", "per"; 1039 fsl,tuning-st 1018 fsl,tuning-start-tap = <20>; 1040 fsl,tuning-st 1019 fsl,tuning-step = <2>; 1041 bus-width = < 1020 bus-width = <4>; 1042 status = "dis 1021 status = "disabled"; 1043 }; 1022 }; 1044 1023 1045 usdhc3: mmc@30b60000 1024 usdhc3: mmc@30b60000 { 1046 compatible = 1025 compatible = "fsl,imx8mm-usdhc", "fsl,imx7d-usdhc"; 1047 reg = <0x30b6 1026 reg = <0x30b60000 0x10000>; 1048 interrupts = 1027 interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 1049 clocks = <&cl 1028 clocks = <&clk IMX8MM_CLK_IPG_ROOT>, 1050 <&cl 1029 <&clk IMX8MM_CLK_NAND_USDHC_BUS>, 1051 <&cl 1030 <&clk IMX8MM_CLK_USDHC3_ROOT>; 1052 clock-names = 1031 clock-names = "ipg", "ahb", "per"; 1053 fsl,tuning-st 1032 fsl,tuning-start-tap = <20>; 1054 fsl,tuning-st 1033 fsl,tuning-step = <2>; 1055 bus-width = < 1034 bus-width = <4>; 1056 status = "dis 1035 status = "disabled"; 1057 }; 1036 }; 1058 1037 1059 flexspi: spi@30bb0000 1038 flexspi: spi@30bb0000 { 1060 #address-cell 1039 #address-cells = <1>; 1061 #size-cells = 1040 #size-cells = <0>; 1062 compatible = 1041 compatible = "nxp,imx8mm-fspi"; 1063 reg = <0x30bb 1042 reg = <0x30bb0000 0x10000>, <0x8000000 0x10000000>; 1064 reg-names = " 1043 reg-names = "fspi_base", "fspi_mmap"; 1065 interrupts = 1044 interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 1066 clocks = <&cl 1045 clocks = <&clk IMX8MM_CLK_QSPI_ROOT>, 1067 <&cl 1046 <&clk IMX8MM_CLK_QSPI_ROOT>; 1068 clock-names = 1047 clock-names = "fspi_en", "fspi"; 1069 status = "dis 1048 status = "disabled"; 1070 }; 1049 }; 1071 1050 1072 sdma1: dma-controller 1051 sdma1: dma-controller@30bd0000 { 1073 compatible = 1052 compatible = "fsl,imx8mm-sdma", "fsl,imx8mq-sdma"; 1074 reg = <0x30bd 1053 reg = <0x30bd0000 0x10000>; 1075 interrupts = 1054 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 1076 clocks = <&cl 1055 clocks = <&clk IMX8MM_CLK_SDMA1_ROOT>, 1077 <&cl 1056 <&clk IMX8MM_CLK_AHB>; 1078 clock-names = 1057 clock-names = "ipg", "ahb"; 1079 #dma-cells = 1058 #dma-cells = <3>; 1080 fsl,sdma-ram- 1059 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin"; 1081 }; 1060 }; 1082 1061 1083 fec1: ethernet@30be00 1062 fec1: ethernet@30be0000 { 1084 compatible = 1063 compatible = "fsl,imx8mm-fec", "fsl,imx8mq-fec", "fsl,imx6sx-fec"; 1085 reg = <0x30be 1064 reg = <0x30be0000 0x10000>; 1086 interrupts = 1065 interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 1087 1066 <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>, 1088 1067 <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 1089 1068 <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>; 1090 clocks = <&cl 1069 clocks = <&clk IMX8MM_CLK_ENET1_ROOT>, 1091 <&cl 1070 <&clk IMX8MM_CLK_ENET1_ROOT>, 1092 <&cl 1071 <&clk IMX8MM_CLK_ENET_TIMER>, 1093 <&cl 1072 <&clk IMX8MM_CLK_ENET_REF>, 1094 <&cl 1073 <&clk IMX8MM_CLK_ENET_PHY_REF>; 1095 clock-names = 1074 clock-names = "ipg", "ahb", "ptp", 1096 1075 "enet_clk_ref", "enet_out"; 1097 assigned-cloc 1076 assigned-clocks = <&clk IMX8MM_CLK_ENET_AXI>, 1098 1077 <&clk IMX8MM_CLK_ENET_TIMER>, 1099 1078 <&clk IMX8MM_CLK_ENET_REF>, 1100 1079 <&clk IMX8MM_CLK_ENET_PHY_REF>; 1101 assigned-cloc 1080 assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_266M>, 1102 1081 <&clk IMX8MM_SYS_PLL2_100M>, 1103 1082 <&clk IMX8MM_SYS_PLL2_125M>, 1104 1083 <&clk IMX8MM_SYS_PLL2_50M>; 1105 assigned-cloc 1084 assigned-clock-rates = <0>, <100000000>, <125000000>, <0>; 1106 fsl,num-tx-qu 1085 fsl,num-tx-queues = <3>; 1107 fsl,num-rx-qu 1086 fsl,num-rx-queues = <3>; 1108 nvmem-cells = 1087 nvmem-cells = <&fec_mac_address>; 1109 nvmem-cell-na 1088 nvmem-cell-names = "mac-address"; 1110 fsl,stop-mode 1089 fsl,stop-mode = <&gpr 0x10 3>; 1111 status = "dis 1090 status = "disabled"; 1112 }; 1091 }; 1113 1092 1114 }; 1093 }; 1115 1094 1116 aips4: bus@32c00000 { 1095 aips4: bus@32c00000 { 1117 compatible = "fsl,aip 1096 compatible = "fsl,aips-bus", "simple-bus"; 1118 reg = <0x32c00000 0x4 1097 reg = <0x32c00000 0x400000>; 1119 #address-cells = <1>; 1098 #address-cells = <1>; 1120 #size-cells = <1>; 1099 #size-cells = <1>; 1121 ranges = <0x32c00000 1100 ranges = <0x32c00000 0x32c00000 0x400000>; 1122 1101 1123 lcdif: lcdif@32e00000 << 1124 compatible = << 1125 reg = <0x32e0 << 1126 clocks = <&cl << 1127 <&cl << 1128 <&cl << 1129 clock-names = << 1130 assigned-cloc << 1131 << 1132 << 1133 assigned-cloc << 1134 << 1135 << 1136 assigned-cloc << 1137 interrupts = << 1138 power-domains << 1139 status = "dis << 1140 << 1141 port { << 1142 lcdif << 1143 << 1144 }; << 1145 }; << 1146 }; << 1147 << 1148 mipi_dsi: dsi@32e1000 << 1149 compatible = << 1150 reg = <0x32e1 << 1151 clocks = <&cl << 1152 <&cl << 1153 clock-names = << 1154 assigned-cloc << 1155 assigned-cloc << 1156 interrupts = << 1157 power-domains << 1158 status = "dis << 1159 << 1160 ports { << 1161 #addr << 1162 #size << 1163 << 1164 port@ << 1165 << 1166 << 1167 << 1168 << 1169 << 1170 }; << 1171 << 1172 port@ << 1173 << 1174 << 1175 << 1176 << 1177 }; << 1178 }; << 1179 }; << 1180 << 1181 csi: csi@32e20000 { 1102 csi: csi@32e20000 { 1182 compatible = 1103 compatible = "fsl,imx8mm-csi", "fsl,imx7-csi"; 1183 reg = <0x32e2 1104 reg = <0x32e20000 0x1000>; 1184 interrupts = 1105 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1185 clocks = <&cl 1106 clocks = <&clk IMX8MM_CLK_CSI1_ROOT>; 1186 clock-names = 1107 clock-names = "mclk"; 1187 power-domains 1108 power-domains = <&disp_blk_ctrl IMX8MM_DISPBLK_PD_CSI_BRIDGE>; 1188 status = "dis 1109 status = "disabled"; 1189 1110 1190 port { 1111 port { 1191 csi_i 1112 csi_in: endpoint { 1192 1113 remote-endpoint = <&imx8mm_mipi_csi_out>; 1193 }; 1114 }; 1194 }; 1115 }; 1195 }; 1116 }; 1196 1117 1197 disp_blk_ctrl: blk-ct 1118 disp_blk_ctrl: blk-ctrl@32e28000 { 1198 compatible = 1119 compatible = "fsl,imx8mm-disp-blk-ctrl", "syscon"; 1199 reg = <0x32e2 1120 reg = <0x32e28000 0x100>; 1200 power-domains 1121 power-domains = <&pgc_dispmix>, <&pgc_dispmix>, 1201 1122 <&pgc_dispmix>, <&pgc_mipi>, 1202 1123 <&pgc_mipi>; 1203 power-domain- 1124 power-domain-names = "bus", "csi-bridge", 1204 1125 "lcdif", "mipi-dsi", 1205 1126 "mipi-csi"; 1206 clocks = <&cl 1127 clocks = <&clk IMX8MM_CLK_DISP_AXI_ROOT>, 1207 <&cl 1128 <&clk IMX8MM_CLK_DISP_APB_ROOT>, 1208 <&cl 1129 <&clk IMX8MM_CLK_CSI1_ROOT>, 1209 <&cl 1130 <&clk IMX8MM_CLK_DISP_AXI_ROOT>, 1210 <&cl 1131 <&clk IMX8MM_CLK_DISP_APB_ROOT>, 1211 <&cl 1132 <&clk IMX8MM_CLK_DISP_ROOT>, 1212 <&cl 1133 <&clk IMX8MM_CLK_DSI_CORE>, 1213 <&cl 1134 <&clk IMX8MM_CLK_DSI_PHY_REF>, 1214 <&cl 1135 <&clk IMX8MM_CLK_CSI1_CORE>, 1215 <&cl 1136 <&clk IMX8MM_CLK_CSI1_PHY_REF>; 1216 clock-names = 1137 clock-names = "csi-bridge-axi","csi-bridge-apb", 1217 1138 "csi-bridge-core", "lcdif-axi", 1218 1139 "lcdif-apb", "lcdif-pix", 1219 1140 "dsi-pclk", "dsi-ref", 1220 1141 "csi-aclk", "csi-pclk"; 1221 #power-domain 1142 #power-domain-cells = <1>; 1222 }; 1143 }; 1223 1144 1224 mipi_csi: mipi-csi@32 1145 mipi_csi: mipi-csi@32e30000 { 1225 compatible = 1146 compatible = "fsl,imx8mm-mipi-csi2"; 1226 reg = <0x32e3 1147 reg = <0x32e30000 0x1000>; 1227 interrupts = 1148 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1228 assigned-cloc 1149 assigned-clocks = <&clk IMX8MM_CLK_CSI1_CORE>; 1229 assigned-cloc 1150 assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_1000M>; 1230 1151 1231 clock-frequen 1152 clock-frequency = <333000000>; 1232 clocks = <&cl 1153 clocks = <&clk IMX8MM_CLK_DISP_APB_ROOT>, 1233 <&cl 1154 <&clk IMX8MM_CLK_CSI1_ROOT>, 1234 <&cl 1155 <&clk IMX8MM_CLK_CSI1_PHY_REF>, 1235 <&cl 1156 <&clk IMX8MM_CLK_DISP_AXI_ROOT>; 1236 clock-names = 1157 clock-names = "pclk", "wrap", "phy", "axi"; 1237 power-domains 1158 power-domains = <&disp_blk_ctrl IMX8MM_DISPBLK_PD_MIPI_CSI>; 1238 status = "dis 1159 status = "disabled"; 1239 1160 1240 ports { 1161 ports { 1241 #addr 1162 #address-cells = <1>; 1242 #size 1163 #size-cells = <0>; 1243 1164 1244 port@ 1165 port@0 { 1245 1166 reg = <0>; 1246 }; 1167 }; 1247 1168 1248 port@ 1169 port@1 { 1249 1170 reg = <1>; 1250 1171 1251 1172 imx8mm_mipi_csi_out: endpoint { 1252 1173 remote-endpoint = <&csi_in>; 1253 1174 }; 1254 }; 1175 }; 1255 }; 1176 }; 1256 }; 1177 }; 1257 1178 1258 usbotg1: usb@32e40000 1179 usbotg1: usb@32e40000 { 1259 compatible = !! 1180 compatible = "fsl,imx8mm-usb", "fsl,imx7d-usb"; 1260 reg = <0x32e4 1181 reg = <0x32e40000 0x200>; 1261 interrupts = 1182 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 1262 clocks = <&cl 1183 clocks = <&clk IMX8MM_CLK_USB1_CTRL_ROOT>; >> 1184 clock-names = "usb1_ctrl_root_clk"; 1263 assigned-cloc 1185 assigned-clocks = <&clk IMX8MM_CLK_USB_BUS>; 1264 assigned-cloc 1186 assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_500M>; 1265 phys = <&usbp 1187 phys = <&usbphynop1>; 1266 fsl,usbmisc = 1188 fsl,usbmisc = <&usbmisc1 0>; 1267 power-domains 1189 power-domains = <&pgc_hsiomix>; 1268 status = "dis 1190 status = "disabled"; 1269 }; 1191 }; 1270 1192 1271 usbmisc1: usbmisc@32e 1193 usbmisc1: usbmisc@32e40200 { 1272 compatible = !! 1194 compatible = "fsl,imx8mm-usbmisc", "fsl,imx7d-usbmisc"; 1273 << 1274 #index-cells 1195 #index-cells = <1>; 1275 reg = <0x32e4 1196 reg = <0x32e40200 0x200>; 1276 }; 1197 }; 1277 1198 1278 usbotg2: usb@32e50000 1199 usbotg2: usb@32e50000 { 1279 compatible = !! 1200 compatible = "fsl,imx8mm-usb", "fsl,imx7d-usb"; 1280 reg = <0x32e5 1201 reg = <0x32e50000 0x200>; 1281 interrupts = 1202 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 1282 clocks = <&cl 1203 clocks = <&clk IMX8MM_CLK_USB1_CTRL_ROOT>; >> 1204 clock-names = "usb1_ctrl_root_clk"; 1283 assigned-cloc 1205 assigned-clocks = <&clk IMX8MM_CLK_USB_BUS>; 1284 assigned-cloc 1206 assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_500M>; 1285 phys = <&usbp 1207 phys = <&usbphynop2>; 1286 fsl,usbmisc = 1208 fsl,usbmisc = <&usbmisc2 0>; 1287 power-domains 1209 power-domains = <&pgc_hsiomix>; 1288 status = "dis 1210 status = "disabled"; 1289 }; 1211 }; 1290 1212 1291 usbmisc2: usbmisc@32e 1213 usbmisc2: usbmisc@32e50200 { 1292 compatible = !! 1214 compatible = "fsl,imx8mm-usbmisc", "fsl,imx7d-usbmisc"; 1293 << 1294 #index-cells 1215 #index-cells = <1>; 1295 reg = <0x32e5 1216 reg = <0x32e50200 0x200>; 1296 }; 1217 }; 1297 1218 1298 pcie_phy: pcie-phy@32 1219 pcie_phy: pcie-phy@32f00000 { 1299 compatible = 1220 compatible = "fsl,imx8mm-pcie-phy"; 1300 reg = <0x32f0 1221 reg = <0x32f00000 0x10000>; 1301 clocks = <&cl 1222 clocks = <&clk IMX8MM_CLK_PCIE1_PHY>; 1302 clock-names = 1223 clock-names = "ref"; 1303 assigned-cloc 1224 assigned-clocks = <&clk IMX8MM_CLK_PCIE1_PHY>; 1304 assigned-cloc 1225 assigned-clock-rates = <100000000>; 1305 assigned-cloc 1226 assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_100M>; 1306 resets = <&sr 1227 resets = <&src IMX8MQ_RESET_PCIEPHY>; 1307 reset-names = 1228 reset-names = "pciephy"; 1308 #phy-cells = 1229 #phy-cells = <0>; 1309 status = "dis 1230 status = "disabled"; 1310 }; 1231 }; 1311 }; 1232 }; 1312 1233 1313 dma_apbh: dma-controller@3300 1234 dma_apbh: dma-controller@33000000 { 1314 compatible = "fsl,imx 1235 compatible = "fsl,imx7d-dma-apbh", "fsl,imx28-dma-apbh"; 1315 reg = <0x33000000 0x2 1236 reg = <0x33000000 0x2000>; 1316 interrupts = <GIC_SPI 1237 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 1317 <GIC_SPI 1238 <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 1318 <GIC_SPI 1239 <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 1319 <GIC_SPI 1240 <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; >> 1241 interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3"; 1320 #dma-cells = <1>; 1242 #dma-cells = <1>; 1321 dma-channels = <4>; 1243 dma-channels = <4>; 1322 clocks = <&clk IMX8MM 1244 clocks = <&clk IMX8MM_CLK_NAND_USDHC_BUS_RAWNAND_CLK>; 1323 }; 1245 }; 1324 1246 1325 gpmi: nand-controller@3300200 1247 gpmi: nand-controller@33002000 { 1326 compatible = "fsl,imx 1248 compatible = "fsl,imx8mm-gpmi-nand", "fsl,imx7d-gpmi-nand"; 1327 #address-cells = <1>; 1249 #address-cells = <1>; 1328 #size-cells = <0>; 1250 #size-cells = <0>; 1329 reg = <0x33002000 0x2 1251 reg = <0x33002000 0x2000>, <0x33004000 0x4000>; 1330 reg-names = "gpmi-nan 1252 reg-names = "gpmi-nand", "bch"; 1331 interrupts = <GIC_SPI 1253 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 1332 interrupt-names = "bc 1254 interrupt-names = "bch"; 1333 clocks = <&clk IMX8MM 1255 clocks = <&clk IMX8MM_CLK_NAND_ROOT>, 1334 <&clk IMX8MM 1256 <&clk IMX8MM_CLK_NAND_USDHC_BUS_RAWNAND_CLK>; 1335 clock-names = "gpmi_i 1257 clock-names = "gpmi_io", "gpmi_bch_apb"; 1336 dmas = <&dma_apbh 0>; 1258 dmas = <&dma_apbh 0>; 1337 dma-names = "rx-tx"; 1259 dma-names = "rx-tx"; 1338 status = "disabled"; 1260 status = "disabled"; 1339 }; 1261 }; 1340 1262 1341 pcie0: pcie@33800000 { 1263 pcie0: pcie@33800000 { 1342 compatible = "fsl,imx 1264 compatible = "fsl,imx8mm-pcie"; 1343 reg = <0x33800000 0x4 1265 reg = <0x33800000 0x400000>, <0x1ff00000 0x80000>; 1344 reg-names = "dbi", "c 1266 reg-names = "dbi", "config"; 1345 #address-cells = <3>; 1267 #address-cells = <3>; 1346 #size-cells = <2>; 1268 #size-cells = <2>; 1347 device_type = "pci"; 1269 device_type = "pci"; 1348 bus-range = <0x00 0xf 1270 bus-range = <0x00 0xff>; 1349 ranges = <0x81000000 !! 1271 ranges = <0x81000000 0 0x00000000 0x1ff80000 0 0x00010000 /* downstream I/O 64KB */ 1350 <0x82000000 !! 1272 0x82000000 0 0x18000000 0x18000000 0 0x07f00000>; /* non-prefetchable memory */ 1351 num-lanes = <1>; 1273 num-lanes = <1>; 1352 num-viewport = <4>; 1274 num-viewport = <4>; 1353 interrupts = <GIC_SPI 1275 interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>; 1354 interrupt-names = "ms 1276 interrupt-names = "msi"; 1355 #interrupt-cells = <1 1277 #interrupt-cells = <1>; 1356 interrupt-map-mask = 1278 interrupt-map-mask = <0 0 0 0x7>; 1357 interrupt-map = <0 0 1279 interrupt-map = <0 0 0 1 &gic GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 1358 <0 0 1280 <0 0 0 2 &gic GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 1359 <0 0 1281 <0 0 0 3 &gic GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 1360 <0 0 1282 <0 0 0 4 &gic GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>; 1361 fsl,max-link-speed = 1283 fsl,max-link-speed = <2>; 1362 linux,pci-domain = <0 1284 linux,pci-domain = <0>; 1363 clocks = <&clk IMX8MM << 1364 <&clk IMX8MM << 1365 <&clk IMX8MM << 1366 clock-names = "pcie", << 1367 power-domains = <&pgc << 1368 resets = <&src IMX8MQ << 1369 <&src IMX8MQ << 1370 reset-names = "apps", << 1371 phys = <&pcie_phy>; << 1372 phy-names = "pcie-phy << 1373 status = "disabled"; << 1374 }; << 1375 << 1376 pcie0_ep: pcie-ep@33800000 { << 1377 compatible = "fsl,imx << 1378 reg = <0x33800000 0x4 << 1379 <0x18000000 0x8 << 1380 reg-names = "dbi", "a << 1381 num-lanes = <1>; << 1382 interrupts = <GIC_SPI << 1383 interrupt-names = "dm << 1384 fsl,max-link-speed = << 1385 clocks = <&clk IMX8MM << 1386 <&clk IMX8MM << 1387 <&clk IMX8MM << 1388 clock-names = "pcie", << 1389 power-domains = <&pgc 1285 power-domains = <&pgc_pcie>; 1390 resets = <&src IMX8MQ 1286 resets = <&src IMX8MQ_RESET_PCIE_CTRL_APPS_EN>, 1391 <&src IMX8MQ 1287 <&src IMX8MQ_RESET_PCIE_CTRL_APPS_TURNOFF>; 1392 reset-names = "apps", 1288 reset-names = "apps", "turnoff"; 1393 phys = <&pcie_phy>; 1289 phys = <&pcie_phy>; 1394 phy-names = "pcie-phy 1290 phy-names = "pcie-phy"; 1395 num-ib-windows = <4>; << 1396 num-ob-windows = <4>; << 1397 status = "disabled"; 1291 status = "disabled"; 1398 }; 1292 }; 1399 1293 1400 gpu_3d: gpu@38000000 { 1294 gpu_3d: gpu@38000000 { 1401 compatible = "vivante 1295 compatible = "vivante,gc"; 1402 reg = <0x38000000 0x8 1296 reg = <0x38000000 0x8000>; 1403 interrupts = <GIC_SPI 1297 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 1404 clocks = <&clk IMX8MM 1298 clocks = <&clk IMX8MM_CLK_GPU_AHB>, 1405 <&clk IMX8MM 1299 <&clk IMX8MM_CLK_GPU_BUS_ROOT>, 1406 <&clk IMX8MM 1300 <&clk IMX8MM_CLK_GPU3D_ROOT>, 1407 <&clk IMX8MM 1301 <&clk IMX8MM_CLK_GPU3D_ROOT>; 1408 clock-names = "reg", 1302 clock-names = "reg", "bus", "core", "shader"; 1409 assigned-clocks = <&c 1303 assigned-clocks = <&clk IMX8MM_CLK_GPU3D_CORE>, 1410 <&c 1304 <&clk IMX8MM_GPU_PLL_OUT>; 1411 assigned-clock-parent 1305 assigned-clock-parents = <&clk IMX8MM_GPU_PLL_OUT>; 1412 assigned-clock-rates 1306 assigned-clock-rates = <0>, <800000000>; 1413 power-domains = <&pgc 1307 power-domains = <&pgc_gpu>; 1414 }; 1308 }; 1415 1309 1416 gpu_2d: gpu@38008000 { 1310 gpu_2d: gpu@38008000 { 1417 compatible = "vivante 1311 compatible = "vivante,gc"; 1418 reg = <0x38008000 0x8 1312 reg = <0x38008000 0x8000>; 1419 interrupts = <GIC_SPI 1313 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 1420 clocks = <&clk IMX8MM 1314 clocks = <&clk IMX8MM_CLK_GPU_AHB>, 1421 <&clk IMX8MM 1315 <&clk IMX8MM_CLK_GPU_BUS_ROOT>, 1422 <&clk IMX8MM 1316 <&clk IMX8MM_CLK_GPU2D_ROOT>; 1423 clock-names = "reg", 1317 clock-names = "reg", "bus", "core"; 1424 assigned-clocks = <&c 1318 assigned-clocks = <&clk IMX8MM_CLK_GPU2D_CORE>, 1425 <&c 1319 <&clk IMX8MM_GPU_PLL_OUT>; 1426 assigned-clock-parent 1320 assigned-clock-parents = <&clk IMX8MM_GPU_PLL_OUT>; 1427 assigned-clock-rates 1321 assigned-clock-rates = <0>, <800000000>; 1428 power-domains = <&pgc 1322 power-domains = <&pgc_gpu>; 1429 }; 1323 }; 1430 1324 1431 vpu_g1: video-codec@38300000 1325 vpu_g1: video-codec@38300000 { 1432 compatible = "nxp,imx 1326 compatible = "nxp,imx8mm-vpu-g1"; 1433 reg = <0x38300000 0x1 1327 reg = <0x38300000 0x10000>; 1434 interrupts = <GIC_SPI 1328 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 1435 clocks = <&clk IMX8MM 1329 clocks = <&clk IMX8MM_CLK_VPU_G1_ROOT>; 1436 power-domains = <&vpu 1330 power-domains = <&vpu_blk_ctrl IMX8MM_VPUBLK_PD_G1>; 1437 }; 1331 }; 1438 1332 1439 vpu_g2: video-codec@38310000 1333 vpu_g2: video-codec@38310000 { 1440 compatible = "nxp,imx 1334 compatible = "nxp,imx8mq-vpu-g2"; 1441 reg = <0x38310000 0x1 1335 reg = <0x38310000 0x10000>; 1442 interrupts = <GIC_SPI 1336 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 1443 clocks = <&clk IMX8MM 1337 clocks = <&clk IMX8MM_CLK_VPU_G2_ROOT>; 1444 power-domains = <&vpu 1338 power-domains = <&vpu_blk_ctrl IMX8MM_VPUBLK_PD_G2>; 1445 }; 1339 }; 1446 1340 1447 vpu_blk_ctrl: blk-ctrl@383300 1341 vpu_blk_ctrl: blk-ctrl@38330000 { 1448 compatible = "fsl,imx 1342 compatible = "fsl,imx8mm-vpu-blk-ctrl", "syscon"; 1449 reg = <0x38330000 0x1 1343 reg = <0x38330000 0x100>; 1450 power-domains = <&pgc 1344 power-domains = <&pgc_vpumix>, <&pgc_vpu_g1>, 1451 <&pgc 1345 <&pgc_vpu_g2>, <&pgc_vpu_h1>; 1452 power-domain-names = 1346 power-domain-names = "bus", "g1", "g2", "h1"; 1453 clocks = <&clk IMX8MM 1347 clocks = <&clk IMX8MM_CLK_VPU_G1_ROOT>, 1454 <&clk IMX8MM 1348 <&clk IMX8MM_CLK_VPU_G2_ROOT>, 1455 <&clk IMX8MM 1349 <&clk IMX8MM_CLK_VPU_H1_ROOT>; 1456 clock-names = "g1", " 1350 clock-names = "g1", "g2", "h1"; 1457 assigned-clocks = <&c 1351 assigned-clocks = <&clk IMX8MM_CLK_VPU_G1>, 1458 <&c 1352 <&clk IMX8MM_CLK_VPU_G2>; 1459 assigned-clock-parent 1353 assigned-clock-parents = <&clk IMX8MM_VPU_PLL_OUT>, 1460 1354 <&clk IMX8MM_VPU_PLL_OUT>; 1461 assigned-clock-rates 1355 assigned-clock-rates = <600000000>, 1462 1356 <600000000>; 1463 #power-domain-cells = 1357 #power-domain-cells = <1>; 1464 }; 1358 }; 1465 1359 1466 gic: interrupt-controller@388 1360 gic: interrupt-controller@38800000 { 1467 compatible = "arm,gic 1361 compatible = "arm,gic-v3"; 1468 reg = <0x38800000 0x1 1362 reg = <0x38800000 0x10000>, /* GIC Dist */ 1469 <0x38880000 0xc 1363 <0x38880000 0xc0000>; /* GICR (RD_base + SGI_base) */ 1470 #interrupt-cells = <3 1364 #interrupt-cells = <3>; 1471 interrupt-controller; 1365 interrupt-controller; 1472 interrupts = <GIC_PPI 1366 interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 1473 }; 1367 }; 1474 1368 1475 ddrc: memory-controller@3d400 1369 ddrc: memory-controller@3d400000 { 1476 compatible = "fsl,imx 1370 compatible = "fsl,imx8mm-ddrc", "fsl,imx8m-ddrc"; 1477 reg = <0x3d400000 0x4 1371 reg = <0x3d400000 0x400000>; 1478 clock-names = "core", 1372 clock-names = "core", "pll", "alt", "apb"; 1479 clocks = <&clk IMX8MM 1373 clocks = <&clk IMX8MM_CLK_DRAM_CORE>, 1480 <&clk IMX8MM 1374 <&clk IMX8MM_DRAM_PLL>, 1481 <&clk IMX8MM 1375 <&clk IMX8MM_CLK_DRAM_ALT>, 1482 <&clk IMX8MM 1376 <&clk IMX8MM_CLK_DRAM_APB>; 1483 }; 1377 }; 1484 1378 1485 ddr-pmu@3d800000 { 1379 ddr-pmu@3d800000 { 1486 compatible = "fsl,imx 1380 compatible = "fsl,imx8mm-ddr-pmu", "fsl,imx8m-ddr-pmu"; 1487 reg = <0x3d800000 0x4 1381 reg = <0x3d800000 0x400000>; 1488 interrupts = <GIC_SPI 1382 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 1489 }; 1383 }; 1490 }; 1384 }; 1491 }; 1385 };
Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.