1 // SPDX-License-Identifier: GPL-2.0-or-later O 1 // SPDX-License-Identifier: GPL-2.0-or-later OR MIT 2 /* 2 /* 3 * Copyright 2022 Toradex 3 * Copyright 2022 Toradex 4 */ 4 */ 5 5 6 #include <dt-bindings/phy/phy-imx8-pcie.h> 6 #include <dt-bindings/phy/phy-imx8-pcie.h> 7 #include <dt-bindings/pwm/pwm.h> 7 #include <dt-bindings/pwm/pwm.h> 8 #include "imx8mp.dtsi" 8 #include "imx8mp.dtsi" 9 9 10 / { 10 / { 11 chosen { 11 chosen { 12 stdout-path = &uart3; 12 stdout-path = &uart3; 13 }; 13 }; 14 14 15 aliases { 15 aliases { 16 /* Ethernet aliases to ensure 16 /* Ethernet aliases to ensure correct MAC addresses */ 17 ethernet0 = &eqos; 17 ethernet0 = &eqos; 18 ethernet1 = &fec; 18 ethernet1 = &fec; 19 rtc0 = &rtc_i2c; 19 rtc0 = &rtc_i2c; 20 rtc1 = &snvs_rtc; 20 rtc1 = &snvs_rtc; 21 }; 21 }; 22 22 23 backlight: backlight { 23 backlight: backlight { 24 compatible = "pwm-backlight"; 24 compatible = "pwm-backlight"; 25 brightness-levels = <0 45 63 8 25 brightness-levels = <0 45 63 88 119 158 203 255>; 26 default-brightness-level = <4> 26 default-brightness-level = <4>; 27 /* Verdin I2S_2_D_OUT (DSI_1_B 27 /* Verdin I2S_2_D_OUT (DSI_1_BKL_EN/DSI_1_BKL_EN_LVDS, SODIMM 46) */ 28 enable-gpios = <&gpio5 1 GPIO_ 28 enable-gpios = <&gpio5 1 GPIO_ACTIVE_HIGH>; 29 pinctrl-names = "default"; 29 pinctrl-names = "default"; 30 pinctrl-0 = <&pinctrl_i2s_2_d_ 30 pinctrl-0 = <&pinctrl_i2s_2_d_out_dsi_1_bkl_en>; 31 power-supply = <®_3p3v>; 31 power-supply = <®_3p3v>; 32 /* Verdin PWM_3_DSI/PWM_3_DSI_ 32 /* Verdin PWM_3_DSI/PWM_3_DSI_LVDS (SODIMM 19) */ 33 pwms = <&pwm3 0 6666667 PWM_PO 33 pwms = <&pwm3 0 6666667 PWM_POLARITY_INVERTED>; 34 status = "disabled"; 34 status = "disabled"; 35 }; 35 }; 36 36 37 backlight_mezzanine: backlight-mezzani 37 backlight_mezzanine: backlight-mezzanine { 38 compatible = "pwm-backlight"; 38 compatible = "pwm-backlight"; 39 brightness-levels = <0 45 63 8 39 brightness-levels = <0 45 63 88 119 158 203 255>; 40 default-brightness-level = <4> 40 default-brightness-level = <4>; 41 /* Verdin GPIO 4 (SODIMM 212) 41 /* Verdin GPIO 4 (SODIMM 212) */ 42 enable-gpios = <&gpio1 6 GPIO_ 42 enable-gpios = <&gpio1 6 GPIO_ACTIVE_HIGH>; 43 /* Verdin PWM_2 (SODIMM 16) */ 43 /* Verdin PWM_2 (SODIMM 16) */ 44 pwms = <&pwm2 0 6666667 PWM_PO 44 pwms = <&pwm2 0 6666667 PWM_POLARITY_INVERTED>; 45 status = "disabled"; 45 status = "disabled"; 46 }; 46 }; 47 47 48 connector { << 49 compatible = "gpio-usb-b-conne << 50 id-gpios = <&gpio2 10 GPIO_ACT << 51 label = "Type-C"; << 52 pinctrl-names = "default"; << 53 pinctrl-0 = <&pinctrl_usb_1_id << 54 self-powered; << 55 type = "micro"; << 56 vbus-supply = <®_usb1_vbus> << 57 << 58 port { << 59 usb_dr_connector: endp << 60 remote-endpoin << 61 }; << 62 }; << 63 }; << 64 << 65 gpio-keys { 48 gpio-keys { 66 compatible = "gpio-keys"; 49 compatible = "gpio-keys"; 67 pinctrl-names = "default"; 50 pinctrl-names = "default"; 68 pinctrl-0 = <&pinctrl_gpio_key 51 pinctrl-0 = <&pinctrl_gpio_keys>; 69 52 70 key-wakeup { !! 53 button-wakeup { 71 debounce-interval = <1 54 debounce-interval = <10>; 72 /* Verdin CTRL_WAKE1_M 55 /* Verdin CTRL_WAKE1_MICO# (SODIMM 252) */ 73 gpios = <&gpio4 0 GPIO 56 gpios = <&gpio4 0 GPIO_ACTIVE_LOW>; 74 label = "Wake-Up"; 57 label = "Wake-Up"; 75 linux,code = <KEY_WAKE 58 linux,code = <KEY_WAKEUP>; 76 wakeup-source; 59 wakeup-source; 77 }; 60 }; 78 }; 61 }; 79 62 80 sound_hdmi: sound-hdmi { << 81 compatible = "fsl,imx-audio-hd << 82 model = "audio-hdmi"; << 83 audio-cpu = <&aud2htx>; << 84 hdmi-out; << 85 status = "disabled"; << 86 }; << 87 << 88 /* Carrier Board Supplies */ 63 /* Carrier Board Supplies */ 89 reg_1p8v: regulator-1p8v { 64 reg_1p8v: regulator-1p8v { 90 compatible = "regulator-fixed" 65 compatible = "regulator-fixed"; 91 regulator-max-microvolt = <180 66 regulator-max-microvolt = <1800000>; 92 regulator-min-microvolt = <180 67 regulator-min-microvolt = <1800000>; 93 regulator-name = "+V1.8_SW"; 68 regulator-name = "+V1.8_SW"; 94 }; 69 }; 95 70 96 reg_3p3v: regulator-3p3v { 71 reg_3p3v: regulator-3p3v { 97 compatible = "regulator-fixed" 72 compatible = "regulator-fixed"; 98 regulator-max-microvolt = <330 73 regulator-max-microvolt = <3300000>; 99 regulator-min-microvolt = <330 74 regulator-min-microvolt = <3300000>; 100 regulator-name = "+V3.3_SW"; 75 regulator-name = "+V3.3_SW"; 101 }; 76 }; 102 77 103 reg_5p0v: regulator-5p0v { 78 reg_5p0v: regulator-5p0v { 104 compatible = "regulator-fixed" 79 compatible = "regulator-fixed"; 105 regulator-max-microvolt = <500 80 regulator-max-microvolt = <5000000>; 106 regulator-min-microvolt = <500 81 regulator-min-microvolt = <5000000>; 107 regulator-name = "+V5_SW"; 82 regulator-name = "+V5_SW"; 108 }; 83 }; 109 84 110 /* Non PMIC On-module Supplies */ 85 /* Non PMIC On-module Supplies */ 111 reg_module_eth1phy: regulator-module-e 86 reg_module_eth1phy: regulator-module-eth1phy { 112 compatible = "regulator-fixed" 87 compatible = "regulator-fixed"; 113 enable-active-high; 88 enable-active-high; 114 gpio = <&gpio2 20 GPIO_ACTIVE_ 89 gpio = <&gpio2 20 GPIO_ACTIVE_HIGH>; /* PMIC_EN_ETH */ 115 off-on-delay-us = <500000>; 90 off-on-delay-us = <500000>; 116 pinctrl-names = "default"; 91 pinctrl-names = "default"; 117 pinctrl-0 = <&pinctrl_reg_eth> 92 pinctrl-0 = <&pinctrl_reg_eth>; 118 regulator-always-on; 93 regulator-always-on; 119 regulator-boot-on; 94 regulator-boot-on; 120 regulator-max-microvolt = <330 95 regulator-max-microvolt = <3300000>; 121 regulator-min-microvolt = <330 96 regulator-min-microvolt = <3300000>; 122 regulator-name = "On-module +V 97 regulator-name = "On-module +V3.3_ETH"; 123 startup-delay-us = <200000>; 98 startup-delay-us = <200000>; 124 vin-supply = <®_vdd_3v3>; 99 vin-supply = <®_vdd_3v3>; 125 }; 100 }; 126 101 127 /* << 128 * By default we enable CTRL_SLEEP_MOC << 129 * peripherals on the carrier board po << 130 * If more granularity or power saving << 131 * in the carrier board device tree fi << 132 */ << 133 reg_force_sleep_moci: regulator-force- << 134 compatible = "regulator-fixed" << 135 enable-active-high; << 136 /* Verdin CTRL_SLEEP_MOCI# (SO << 137 gpio = <&gpio4 29 GPIO_ACTIVE_ << 138 regulator-always-on; << 139 regulator-boot-on; << 140 regulator-name = "CTRL_SLEEP_M << 141 }; << 142 << 143 reg_usb1_vbus: regulator-usb1-vbus { 102 reg_usb1_vbus: regulator-usb1-vbus { 144 compatible = "regulator-fixed" 103 compatible = "regulator-fixed"; 145 enable-active-high; 104 enable-active-high; 146 /* Verdin USB_1_EN (SODIMM 155 105 /* Verdin USB_1_EN (SODIMM 155) */ 147 gpio = <&gpio1 12 GPIO_ACTIVE_ 106 gpio = <&gpio1 12 GPIO_ACTIVE_HIGH>; 148 pinctrl-names = "default"; 107 pinctrl-names = "default"; 149 pinctrl-0 = <&pinctrl_usb1_vbu 108 pinctrl-0 = <&pinctrl_usb1_vbus>; 150 regulator-max-microvolt = <500 109 regulator-max-microvolt = <5000000>; 151 regulator-min-microvolt = <500 110 regulator-min-microvolt = <5000000>; 152 regulator-name = "USB_1_EN"; 111 regulator-name = "USB_1_EN"; 153 }; 112 }; 154 113 155 reg_usb2_vbus: regulator-usb2-vbus { 114 reg_usb2_vbus: regulator-usb2-vbus { 156 compatible = "regulator-fixed" 115 compatible = "regulator-fixed"; 157 enable-active-high; 116 enable-active-high; 158 /* Verdin USB_2_EN (SODIMM 185 117 /* Verdin USB_2_EN (SODIMM 185) */ 159 gpio = <&gpio1 14 GPIO_ACTIVE_ 118 gpio = <&gpio1 14 GPIO_ACTIVE_HIGH>; 160 pinctrl-names = "default"; 119 pinctrl-names = "default"; 161 pinctrl-0 = <&pinctrl_usb2_vbu 120 pinctrl-0 = <&pinctrl_usb2_vbus>; 162 regulator-max-microvolt = <500 121 regulator-max-microvolt = <5000000>; 163 regulator-min-microvolt = <500 122 regulator-min-microvolt = <5000000>; 164 regulator-name = "USB_2_EN"; 123 regulator-name = "USB_2_EN"; 165 }; 124 }; 166 125 167 reg_usdhc2_vmmc: regulator-usdhc2 { 126 reg_usdhc2_vmmc: regulator-usdhc2 { 168 compatible = "regulator-fixed" 127 compatible = "regulator-fixed"; 169 enable-active-high; 128 enable-active-high; 170 /* Verdin SD_1_PWR_EN (SODIMM 129 /* Verdin SD_1_PWR_EN (SODIMM 76) */ 171 gpio = <&gpio4 22 GPIO_ACTIVE_ 130 gpio = <&gpio4 22 GPIO_ACTIVE_HIGH>; 172 off-on-delay-us = <100000>; 131 off-on-delay-us = <100000>; 173 pinctrl-names = "default"; 132 pinctrl-names = "default"; 174 pinctrl-0 = <&pinctrl_usdhc2_p 133 pinctrl-0 = <&pinctrl_usdhc2_pwr_en>; 175 regulator-max-microvolt = <330 134 regulator-max-microvolt = <3300000>; 176 regulator-min-microvolt = <330 135 regulator-min-microvolt = <3300000>; 177 regulator-name = "+V3.3_SD"; 136 regulator-name = "+V3.3_SD"; 178 startup-delay-us = <2000>; 137 startup-delay-us = <2000>; 179 }; 138 }; 180 139 181 reserved-memory { 140 reserved-memory { 182 #address-cells = <2>; 141 #address-cells = <2>; 183 #size-cells = <2>; 142 #size-cells = <2>; 184 ranges; 143 ranges; 185 144 186 /* Use the kernel configuratio 145 /* Use the kernel configuration settings instead */ 187 /delete-node/ linux,cma; 146 /delete-node/ linux,cma; 188 }; 147 }; 189 }; 148 }; 190 149 191 &A53_0 { 150 &A53_0 { 192 cpu-supply = <®_vdd_arm>; 151 cpu-supply = <®_vdd_arm>; 193 }; 152 }; 194 153 195 &A53_1 { 154 &A53_1 { 196 cpu-supply = <®_vdd_arm>; 155 cpu-supply = <®_vdd_arm>; 197 }; 156 }; 198 157 199 &A53_2 { 158 &A53_2 { 200 cpu-supply = <®_vdd_arm>; 159 cpu-supply = <®_vdd_arm>; 201 }; 160 }; 202 161 203 &A53_3 { 162 &A53_3 { 204 cpu-supply = <®_vdd_arm>; 163 cpu-supply = <®_vdd_arm>; 205 }; 164 }; 206 165 207 &cpu_alert0 { 166 &cpu_alert0 { 208 temperature = <95000>; 167 temperature = <95000>; 209 }; 168 }; 210 169 211 &cpu_crit0 { 170 &cpu_crit0 { 212 temperature = <105000>; 171 temperature = <105000>; 213 }; 172 }; 214 173 215 /* Verdin SPI_1 */ 174 /* Verdin SPI_1 */ 216 &ecspi1 { 175 &ecspi1 { 217 #address-cells = <1>; 176 #address-cells = <1>; 218 #size-cells = <0>; 177 #size-cells = <0>; 219 cs-gpios = <&gpio5 9 GPIO_ACTIVE_LOW>; 178 cs-gpios = <&gpio5 9 GPIO_ACTIVE_LOW>; 220 pinctrl-names = "default"; 179 pinctrl-names = "default"; 221 pinctrl-0 = <&pinctrl_ecspi1>; 180 pinctrl-0 = <&pinctrl_ecspi1>; 222 }; 181 }; 223 182 224 /* Verdin ETH_1 (On-module PHY) */ 183 /* Verdin ETH_1 (On-module PHY) */ 225 &eqos { 184 &eqos { 226 phy-handle = <ðphy0>; 185 phy-handle = <ðphy0>; 227 phy-mode = "rgmii-id"; 186 phy-mode = "rgmii-id"; >> 187 phy-supply = <®_module_eth1phy>; 228 pinctrl-names = "default"; 188 pinctrl-names = "default"; 229 pinctrl-0 = <&pinctrl_eqos>; 189 pinctrl-0 = <&pinctrl_eqos>; 230 snps,force_thresh_dma_mode; 190 snps,force_thresh_dma_mode; 231 snps,mtl-rx-config = <&mtl_rx_setup>; 191 snps,mtl-rx-config = <&mtl_rx_setup>; 232 snps,mtl-tx-config = <&mtl_tx_setup>; 192 snps,mtl-tx-config = <&mtl_tx_setup>; 233 193 234 mdio { 194 mdio { 235 compatible = "snps,dwmac-mdio" 195 compatible = "snps,dwmac-mdio"; 236 #address-cells = <1>; 196 #address-cells = <1>; 237 #size-cells = <0>; 197 #size-cells = <0>; 238 198 239 ethphy0: ethernet-phy@7 { 199 ethphy0: ethernet-phy@7 { 240 compatible = "ethernet 200 compatible = "ethernet-phy-ieee802.3-c22"; 241 eee-broken-100tx; 201 eee-broken-100tx; 242 eee-broken-1000t; 202 eee-broken-1000t; 243 interrupt-parent = <&g 203 interrupt-parent = <&gpio1>; 244 interrupts = <10 IRQ_T 204 interrupts = <10 IRQ_TYPE_LEVEL_LOW>; 245 micrel,led-mode = <0>; 205 micrel,led-mode = <0>; 246 reg = <7>; 206 reg = <7>; 247 }; 207 }; 248 }; 208 }; 249 209 250 mtl_rx_setup: rx-queues-config { 210 mtl_rx_setup: rx-queues-config { 251 snps,rx-queues-to-use = <5>; 211 snps,rx-queues-to-use = <5>; >> 212 snps,rx-sched-sp; 252 213 253 queue0 { 214 queue0 { 254 snps,dcb-algorithm; 215 snps,dcb-algorithm; 255 snps,priority = <0x1>; 216 snps,priority = <0x1>; 256 snps,map-to-dma-channe 217 snps,map-to-dma-channel = <0>; 257 }; 218 }; 258 219 259 queue1 { 220 queue1 { 260 snps,dcb-algorithm; 221 snps,dcb-algorithm; 261 snps,priority = <0x2>; 222 snps,priority = <0x2>; 262 snps,map-to-dma-channe 223 snps,map-to-dma-channel = <1>; 263 }; 224 }; 264 225 265 queue2 { 226 queue2 { 266 snps,dcb-algorithm; 227 snps,dcb-algorithm; 267 snps,priority = <0x4>; 228 snps,priority = <0x4>; 268 snps,map-to-dma-channe 229 snps,map-to-dma-channel = <2>; 269 }; 230 }; 270 231 271 queue3 { 232 queue3 { 272 snps,dcb-algorithm; 233 snps,dcb-algorithm; 273 snps,priority = <0x8>; 234 snps,priority = <0x8>; 274 snps,map-to-dma-channe 235 snps,map-to-dma-channel = <3>; 275 }; 236 }; 276 237 277 queue4 { 238 queue4 { 278 snps,dcb-algorithm; 239 snps,dcb-algorithm; 279 snps,priority = <0xf0> 240 snps,priority = <0xf0>; 280 snps,map-to-dma-channe 241 snps,map-to-dma-channel = <4>; 281 }; 242 }; 282 }; 243 }; 283 244 284 mtl_tx_setup: tx-queues-config { 245 mtl_tx_setup: tx-queues-config { 285 snps,tx-queues-to-use = <5>; 246 snps,tx-queues-to-use = <5>; >> 247 snps,tx-sched-sp; 286 248 287 queue0 { 249 queue0 { 288 snps,dcb-algorithm; 250 snps,dcb-algorithm; 289 snps,priority = <0x1>; 251 snps,priority = <0x1>; 290 }; 252 }; 291 253 292 queue1 { 254 queue1 { 293 snps,dcb-algorithm; 255 snps,dcb-algorithm; 294 snps,priority = <0x2>; 256 snps,priority = <0x2>; 295 }; 257 }; 296 258 297 queue2 { 259 queue2 { 298 snps,dcb-algorithm; 260 snps,dcb-algorithm; 299 snps,priority = <0x4>; 261 snps,priority = <0x4>; 300 }; 262 }; 301 263 302 queue3 { 264 queue3 { 303 snps,dcb-algorithm; 265 snps,dcb-algorithm; 304 snps,priority = <0x8>; 266 snps,priority = <0x8>; 305 }; 267 }; 306 268 307 queue4 { 269 queue4 { 308 snps,dcb-algorithm; 270 snps,dcb-algorithm; 309 snps,priority = <0xf0> 271 snps,priority = <0xf0>; 310 }; 272 }; 311 }; 273 }; 312 }; 274 }; 313 275 314 /* Verdin ETH_2_RGMII */ 276 /* Verdin ETH_2_RGMII */ 315 &fec { 277 &fec { 316 fsl,magic-packet; 278 fsl,magic-packet; 317 phy-handle = <ðphy1>; 279 phy-handle = <ðphy1>; 318 phy-mode = "rgmii-id"; 280 phy-mode = "rgmii-id"; 319 pinctrl-names = "default", "sleep"; 281 pinctrl-names = "default", "sleep"; 320 pinctrl-0 = <&pinctrl_fec>; 282 pinctrl-0 = <&pinctrl_fec>; 321 pinctrl-1 = <&pinctrl_fec_sleep>; 283 pinctrl-1 = <&pinctrl_fec_sleep>; 322 284 323 mdio { 285 mdio { 324 #address-cells = <1>; 286 #address-cells = <1>; 325 #size-cells = <0>; 287 #size-cells = <0>; 326 288 327 ethphy1: ethernet-phy@7 { 289 ethphy1: ethernet-phy@7 { 328 compatible = "ethernet 290 compatible = "ethernet-phy-ieee802.3-c22"; 329 interrupt-parent = <&g 291 interrupt-parent = <&gpio4>; 330 interrupts = <18 IRQ_T 292 interrupts = <18 IRQ_TYPE_LEVEL_LOW>; 331 micrel,led-mode = <0>; 293 micrel,led-mode = <0>; 332 reg = <7>; 294 reg = <7>; 333 }; 295 }; 334 }; 296 }; 335 }; 297 }; 336 298 337 /* Verdin CAN_1 */ 299 /* Verdin CAN_1 */ 338 &flexcan1 { 300 &flexcan1 { 339 pinctrl-names = "default"; 301 pinctrl-names = "default"; 340 pinctrl-0 = <&pinctrl_flexcan1>; 302 pinctrl-0 = <&pinctrl_flexcan1>; 341 status = "disabled"; 303 status = "disabled"; 342 }; 304 }; 343 305 344 /* Verdin CAN_2 */ 306 /* Verdin CAN_2 */ 345 &flexcan2 { 307 &flexcan2 { 346 pinctrl-names = "default"; 308 pinctrl-names = "default"; 347 pinctrl-0 = <&pinctrl_flexcan2>; 309 pinctrl-0 = <&pinctrl_flexcan2>; 348 status = "disabled"; 310 status = "disabled"; 349 }; 311 }; 350 312 351 /* Verdin QSPI_1 */ 313 /* Verdin QSPI_1 */ 352 &flexspi { 314 &flexspi { 353 pinctrl-names = "default"; 315 pinctrl-names = "default"; 354 pinctrl-0 = <&pinctrl_flexspi0>; 316 pinctrl-0 = <&pinctrl_flexspi0>; 355 }; 317 }; 356 318 357 &gpio1 { 319 &gpio1 { 358 gpio-line-names = "SODIMM_206", 320 gpio-line-names = "SODIMM_206", 359 "SODIMM_208", 321 "SODIMM_208", 360 "", 322 "", 361 "", 323 "", 362 "", 324 "", 363 "SODIMM_210", 325 "SODIMM_210", 364 "SODIMM_212", 326 "SODIMM_212", 365 "SODIMM_216", 327 "SODIMM_216", 366 "SODIMM_218", 328 "SODIMM_218", 367 "", 329 "", 368 "", 330 "", 369 "SODIMM_16", 331 "SODIMM_16", 370 "SODIMM_155", 332 "SODIMM_155", 371 "SODIMM_157", 333 "SODIMM_157", 372 "SODIMM_185", 334 "SODIMM_185", 373 "SODIMM_91"; 335 "SODIMM_91"; 374 }; 336 }; 375 337 376 &gpio2 { 338 &gpio2 { 377 gpio-line-names = "", 339 gpio-line-names = "", 378 "", 340 "", 379 "", 341 "", 380 "", 342 "", 381 "", 343 "", 382 "", 344 "", 383 "SODIMM_143", 345 "SODIMM_143", 384 "SODIMM_141", 346 "SODIMM_141", 385 "", 347 "", 386 "", 348 "", 387 "SODIMM_161", 349 "SODIMM_161", 388 "", 350 "", 389 "SODIMM_84", 351 "SODIMM_84", 390 "SODIMM_78", 352 "SODIMM_78", 391 "SODIMM_74", 353 "SODIMM_74", 392 "SODIMM_80", 354 "SODIMM_80", 393 "SODIMM_82", 355 "SODIMM_82", 394 "SODIMM_70", 356 "SODIMM_70", 395 "SODIMM_72"; 357 "SODIMM_72"; 396 }; 358 }; 397 359 398 &gpio3 { 360 &gpio3 { 399 gpio-line-names = "SODIMM_52", 361 gpio-line-names = "SODIMM_52", 400 "SODIMM_54", 362 "SODIMM_54", 401 "", 363 "", 402 "", 364 "", 403 "", 365 "", 404 "", 366 "", 405 "SODIMM_56", 367 "SODIMM_56", 406 "SODIMM_58", 368 "SODIMM_58", 407 "SODIMM_60", 369 "SODIMM_60", 408 "SODIMM_62", 370 "SODIMM_62", 409 "", 371 "", 410 "", 372 "", 411 "", 373 "", 412 "", 374 "", 413 "SODIMM_66", 375 "SODIMM_66", 414 "", 376 "", 415 "SODIMM_64", 377 "SODIMM_64", 416 "", 378 "", 417 "", 379 "", 418 "SODIMM_34", 380 "SODIMM_34", 419 "SODIMM_19", 381 "SODIMM_19", 420 "", 382 "", 421 "SODIMM_32", 383 "SODIMM_32", 422 "", 384 "", 423 "", 385 "", 424 "SODIMM_30", 386 "SODIMM_30", 425 "SODIMM_59", 387 "SODIMM_59", 426 "SODIMM_57", 388 "SODIMM_57", 427 "SODIMM_63", 389 "SODIMM_63", 428 "SODIMM_61"; 390 "SODIMM_61"; 429 }; 391 }; 430 392 431 &gpio4 { 393 &gpio4 { 432 gpio-line-names = "SODIMM_252", 394 gpio-line-names = "SODIMM_252", 433 "SODIMM_222", 395 "SODIMM_222", 434 "SODIMM_36", 396 "SODIMM_36", 435 "SODIMM_220", 397 "SODIMM_220", 436 "SODIMM_193", 398 "SODIMM_193", 437 "SODIMM_191", 399 "SODIMM_191", 438 "SODIMM_201", 400 "SODIMM_201", 439 "SODIMM_203", 401 "SODIMM_203", 440 "SODIMM_205", 402 "SODIMM_205", 441 "SODIMM_207", 403 "SODIMM_207", 442 "SODIMM_199", 404 "SODIMM_199", 443 "SODIMM_197", 405 "SODIMM_197", 444 "SODIMM_221", 406 "SODIMM_221", 445 "SODIMM_219", 407 "SODIMM_219", 446 "SODIMM_217", 408 "SODIMM_217", 447 "SODIMM_215", 409 "SODIMM_215", 448 "SODIMM_211", 410 "SODIMM_211", 449 "SODIMM_213", 411 "SODIMM_213", 450 "SODIMM_189", 412 "SODIMM_189", 451 "SODIMM_244", 413 "SODIMM_244", 452 "SODIMM_38", 414 "SODIMM_38", 453 "", 415 "", 454 "SODIMM_76", 416 "SODIMM_76", 455 "SODIMM_135", 417 "SODIMM_135", 456 "SODIMM_133", 418 "SODIMM_133", 457 "SODIMM_17", 419 "SODIMM_17", 458 "SODIMM_24", 420 "SODIMM_24", 459 "SODIMM_26", 421 "SODIMM_26", 460 "SODIMM_21", 422 "SODIMM_21", 461 "SODIMM_256", 423 "SODIMM_256", 462 "SODIMM_48", 424 "SODIMM_48", 463 "SODIMM_44"; 425 "SODIMM_44"; 464 }; << 465 426 466 /* Verdin HDMI_1 */ !! 427 ctrl-sleep-moci-hog { 467 &hdmi_tx { !! 428 gpio-hog; 468 ddc-i2c-bus = <&i2c5>; !! 429 /* Verdin CTRL_SLEEP_MOCI# (SODIMM 256) */ 469 pinctrl-names = "default"; !! 430 gpios = <29 GPIO_ACTIVE_HIGH>; 470 pinctrl-0 = <&pinctrl_hdmi>; !! 431 line-name = "CTRL_SLEEP_MOCI#"; >> 432 output-high; >> 433 pinctrl-names = "default"; >> 434 pinctrl-0 = <&pinctrl_ctrl_sleep_moci>; >> 435 }; 471 }; 436 }; 472 437 473 /* On-module I2C */ 438 /* On-module I2C */ 474 &i2c1 { 439 &i2c1 { 475 clock-frequency = <400000>; 440 clock-frequency = <400000>; 476 pinctrl-names = "default", "gpio"; 441 pinctrl-names = "default", "gpio"; 477 pinctrl-0 = <&pinctrl_i2c1>; 442 pinctrl-0 = <&pinctrl_i2c1>; 478 pinctrl-1 = <&pinctrl_i2c1_gpio>; 443 pinctrl-1 = <&pinctrl_i2c1_gpio>; 479 scl-gpios = <&gpio5 14 (GPIO_ACTIVE_HI 444 scl-gpios = <&gpio5 14 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 480 sda-gpios = <&gpio5 15 (GPIO_ACTIVE_HI 445 sda-gpios = <&gpio5 15 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 481 status = "okay"; 446 status = "okay"; 482 447 483 pca9450: pmic@25 { 448 pca9450: pmic@25 { 484 compatible = "nxp,pca9450c"; 449 compatible = "nxp,pca9450c"; 485 interrupt-parent = <&gpio1>; 450 interrupt-parent = <&gpio1>; 486 /* PMIC PCA9450 PMIC_nINT GPIO 451 /* PMIC PCA9450 PMIC_nINT GPIO1_IO3 */ 487 interrupts = <3 IRQ_TYPE_LEVEL 452 interrupts = <3 IRQ_TYPE_LEVEL_LOW>; 488 pinctrl-names = "default"; 453 pinctrl-names = "default"; 489 pinctrl-0 = <&pinctrl_pmic>; 454 pinctrl-0 = <&pinctrl_pmic>; 490 reg = <0x25>; 455 reg = <0x25>; >> 456 sd-vsel-gpios = <&gpio1 4 GPIO_ACTIVE_HIGH>; 491 457 492 /* 458 /* 493 * The bootloader is expected 459 * The bootloader is expected to switch on LDO4 for the on-module +V3.3_ADC and the 494 * I2C level shifter for the T 460 * I2C level shifter for the TLA2024 ADC behind this PMIC. 495 */ 461 */ 496 462 497 regulators { 463 regulators { 498 BUCK1 { 464 BUCK1 { 499 regulator-alwa 465 regulator-always-on; 500 regulator-boot 466 regulator-boot-on; 501 regulator-max- 467 regulator-max-microvolt = <1000000>; 502 regulator-min- 468 regulator-min-microvolt = <720000>; 503 regulator-name 469 regulator-name = "On-module +VDD_SOC (BUCK1)"; 504 regulator-ramp 470 regulator-ramp-delay = <3125>; 505 }; 471 }; 506 472 507 reg_vdd_arm: BUCK2 { 473 reg_vdd_arm: BUCK2 { 508 nxp,dvs-run-vo 474 nxp,dvs-run-voltage = <950000>; 509 nxp,dvs-standb 475 nxp,dvs-standby-voltage = <850000>; 510 regulator-alwa 476 regulator-always-on; 511 regulator-boot 477 regulator-boot-on; 512 regulator-max- 478 regulator-max-microvolt = <1025000>; 513 regulator-min- 479 regulator-min-microvolt = <720000>; 514 regulator-name 480 regulator-name = "On-module +VDD_ARM (BUCK2)"; 515 regulator-ramp 481 regulator-ramp-delay = <3125>; 516 }; 482 }; 517 483 518 reg_vdd_3v3: BUCK4 { 484 reg_vdd_3v3: BUCK4 { 519 regulator-alwa 485 regulator-always-on; 520 regulator-boot 486 regulator-boot-on; 521 regulator-max- 487 regulator-max-microvolt = <3300000>; 522 regulator-min- 488 regulator-min-microvolt = <3300000>; 523 regulator-name 489 regulator-name = "On-module +V3.3 (BUCK4)"; 524 }; 490 }; 525 491 526 reg_vdd_1v8: BUCK5 { 492 reg_vdd_1v8: BUCK5 { 527 regulator-alwa 493 regulator-always-on; 528 regulator-boot 494 regulator-boot-on; 529 regulator-max- 495 regulator-max-microvolt = <1800000>; 530 regulator-min- 496 regulator-min-microvolt = <1800000>; 531 regulator-name 497 regulator-name = "PWR_1V8_MOCI (BUCK5)"; 532 }; 498 }; 533 499 534 BUCK6 { 500 BUCK6 { 535 regulator-alwa 501 regulator-always-on; 536 regulator-boot 502 regulator-boot-on; 537 regulator-max- 503 regulator-max-microvolt = <1155000>; 538 regulator-min- 504 regulator-min-microvolt = <1045000>; 539 regulator-name 505 regulator-name = "On-module +VDD_DDR (BUCK6)"; 540 }; 506 }; 541 507 542 LDO1 { 508 LDO1 { 543 regulator-alwa 509 regulator-always-on; 544 regulator-boot 510 regulator-boot-on; 545 regulator-max- 511 regulator-max-microvolt = <1950000>; 546 regulator-min- 512 regulator-min-microvolt = <1650000>; 547 regulator-name 513 regulator-name = "On-module +V1.8_SNVS (LDO1)"; 548 }; 514 }; 549 515 550 LDO2 { 516 LDO2 { 551 regulator-alwa 517 regulator-always-on; 552 regulator-boot 518 regulator-boot-on; 553 regulator-max- 519 regulator-max-microvolt = <1150000>; 554 regulator-min- 520 regulator-min-microvolt = <800000>; 555 regulator-name 521 regulator-name = "On-module +V0.8_SNVS (LDO2)"; 556 }; 522 }; 557 523 558 LDO3 { 524 LDO3 { 559 regulator-alwa 525 regulator-always-on; 560 regulator-boot 526 regulator-boot-on; 561 regulator-max- 527 regulator-max-microvolt = <1800000>; 562 regulator-min- 528 regulator-min-microvolt = <1800000>; 563 regulator-name 529 regulator-name = "On-module +V1.8A (LDO3)"; 564 }; 530 }; 565 531 566 LDO4 { 532 LDO4 { 567 regulator-alwa 533 regulator-always-on; 568 regulator-boot 534 regulator-boot-on; 569 regulator-max- 535 regulator-max-microvolt = <3300000>; 570 regulator-min- 536 regulator-min-microvolt = <3300000>; 571 regulator-name 537 regulator-name = "On-module +V3.3_ADC (LDO4)"; 572 }; 538 }; 573 539 574 reg_vdd_sdio: LDO5 { !! 540 LDO5 { 575 regulator-max- 541 regulator-max-microvolt = <3300000>; 576 regulator-min- 542 regulator-min-microvolt = <1800000>; 577 regulator-name 543 regulator-name = "On-module +V3.3_1.8_SD (LDO5)"; 578 }; 544 }; 579 }; 545 }; 580 }; 546 }; 581 547 582 rtc_i2c: rtc@32 { 548 rtc_i2c: rtc@32 { 583 compatible = "epson,rx8130"; 549 compatible = "epson,rx8130"; 584 reg = <0x32>; 550 reg = <0x32>; 585 }; 551 }; 586 552 587 /* On-module temperature sensor */ 553 /* On-module temperature sensor */ 588 hwmon_temp_module: sensor@48 { 554 hwmon_temp_module: sensor@48 { 589 compatible = "ti,tmp1075"; 555 compatible = "ti,tmp1075"; 590 reg = <0x48>; 556 reg = <0x48>; 591 vs-supply = <®_vdd_1v8>; 557 vs-supply = <®_vdd_1v8>; 592 }; 558 }; 593 559 594 adc@49 { 560 adc@49 { 595 compatible = "ti,ads1015"; 561 compatible = "ti,ads1015"; 596 reg = <0x49>; 562 reg = <0x49>; 597 #address-cells = <1>; 563 #address-cells = <1>; 598 #size-cells = <0>; 564 #size-cells = <0>; 599 565 600 /* Verdin I2C_1 (ADC_4 - ADC_3 566 /* Verdin I2C_1 (ADC_4 - ADC_3) */ 601 channel@0 { 567 channel@0 { 602 reg = <0>; 568 reg = <0>; 603 ti,datarate = <4>; 569 ti,datarate = <4>; 604 ti,gain = <2>; 570 ti,gain = <2>; 605 }; 571 }; 606 572 607 /* Verdin I2C_1 (ADC_4 - ADC_1 573 /* Verdin I2C_1 (ADC_4 - ADC_1) */ 608 channel@1 { 574 channel@1 { 609 reg = <1>; 575 reg = <1>; 610 ti,datarate = <4>; 576 ti,datarate = <4>; 611 ti,gain = <2>; 577 ti,gain = <2>; 612 }; 578 }; 613 579 614 /* Verdin I2C_1 (ADC_3 - ADC_1 580 /* Verdin I2C_1 (ADC_3 - ADC_1) */ 615 channel@2 { 581 channel@2 { 616 reg = <2>; 582 reg = <2>; 617 ti,datarate = <4>; 583 ti,datarate = <4>; 618 ti,gain = <2>; 584 ti,gain = <2>; 619 }; 585 }; 620 586 621 /* Verdin I2C_1 (ADC_2 - ADC_1 587 /* Verdin I2C_1 (ADC_2 - ADC_1) */ 622 channel@3 { 588 channel@3 { 623 reg = <3>; 589 reg = <3>; 624 ti,datarate = <4>; 590 ti,datarate = <4>; 625 ti,gain = <2>; 591 ti,gain = <2>; 626 }; 592 }; 627 593 628 /* Verdin I2C_1 ADC_4 */ 594 /* Verdin I2C_1 ADC_4 */ 629 channel@4 { 595 channel@4 { 630 reg = <4>; 596 reg = <4>; 631 ti,datarate = <4>; 597 ti,datarate = <4>; 632 ti,gain = <2>; 598 ti,gain = <2>; 633 }; 599 }; 634 600 635 /* Verdin I2C_1 ADC_3 */ 601 /* Verdin I2C_1 ADC_3 */ 636 channel@5 { 602 channel@5 { 637 reg = <5>; 603 reg = <5>; 638 ti,datarate = <4>; 604 ti,datarate = <4>; 639 ti,gain = <2>; 605 ti,gain = <2>; 640 }; 606 }; 641 607 642 /* Verdin I2C_1 ADC_2 */ 608 /* Verdin I2C_1 ADC_2 */ 643 channel@6 { 609 channel@6 { 644 reg = <6>; 610 reg = <6>; 645 ti,datarate = <4>; 611 ti,datarate = <4>; 646 ti,gain = <2>; 612 ti,gain = <2>; 647 }; 613 }; 648 614 649 /* Verdin I2C_1 ADC_1 */ 615 /* Verdin I2C_1 ADC_1 */ 650 channel@7 { 616 channel@7 { 651 reg = <7>; 617 reg = <7>; 652 ti,datarate = <4>; 618 ti,datarate = <4>; 653 ti,gain = <2>; 619 ti,gain = <2>; 654 }; 620 }; 655 }; 621 }; 656 622 657 eeprom@50 { 623 eeprom@50 { 658 compatible = "st,24c02"; 624 compatible = "st,24c02"; 659 pagesize = <16>; 625 pagesize = <16>; 660 reg = <0x50>; 626 reg = <0x50>; 661 }; 627 }; 662 }; 628 }; 663 629 664 /* Verdin I2C_2_DSI */ 630 /* Verdin I2C_2_DSI */ 665 &i2c2 { 631 &i2c2 { 666 clock-frequency = <400000>; !! 632 /* Lower frequency to avoid DDC/EDID issues with certain displays/screens. */ >> 633 clock-frequency = <10000>; 667 pinctrl-names = "default", "gpio"; 634 pinctrl-names = "default", "gpio"; 668 pinctrl-0 = <&pinctrl_i2c2>; 635 pinctrl-0 = <&pinctrl_i2c2>; 669 pinctrl-1 = <&pinctrl_i2c2_gpio>; 636 pinctrl-1 = <&pinctrl_i2c2_gpio>; 670 scl-gpios = <&gpio5 16 (GPIO_ACTIVE_HI 637 scl-gpios = <&gpio5 16 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 671 sda-gpios = <&gpio5 17 (GPIO_ACTIVE_HI 638 sda-gpios = <&gpio5 17 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 672 639 673 atmel_mxt_ts_mezzanine: touch-mezzanin 640 atmel_mxt_ts_mezzanine: touch-mezzanine@4a { 674 compatible = "atmel,maxtouch"; 641 compatible = "atmel,maxtouch"; 675 /* Verdin GPIO_3 (SODIMM 210) 642 /* Verdin GPIO_3 (SODIMM 210) */ 676 interrupt-parent = <&gpio1>; 643 interrupt-parent = <&gpio1>; 677 interrupts = <5 IRQ_TYPE_EDGE_ 644 interrupts = <5 IRQ_TYPE_EDGE_FALLING>; 678 reg = <0x4a>; 645 reg = <0x4a>; 679 /* Verdin GPIO_2 (SODIMM 208) 646 /* Verdin GPIO_2 (SODIMM 208) */ 680 reset-gpios = <&gpio1 1 GPIO_A 647 reset-gpios = <&gpio1 1 GPIO_ACTIVE_LOW>; 681 status = "disabled"; 648 status = "disabled"; 682 }; 649 }; 683 }; 650 }; 684 651 >> 652 /* TODO: Verdin I2C_3_HDMI */ >> 653 685 /* Verdin I2C_4_CSI */ 654 /* Verdin I2C_4_CSI */ 686 &i2c3 { 655 &i2c3 { 687 clock-frequency = <400000>; 656 clock-frequency = <400000>; 688 pinctrl-names = "default", "gpio"; 657 pinctrl-names = "default", "gpio"; 689 pinctrl-0 = <&pinctrl_i2c3>; 658 pinctrl-0 = <&pinctrl_i2c3>; 690 pinctrl-1 = <&pinctrl_i2c3_gpio>; 659 pinctrl-1 = <&pinctrl_i2c3_gpio>; 691 scl-gpios = <&gpio5 18 (GPIO_ACTIVE_HI 660 scl-gpios = <&gpio5 18 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 692 sda-gpios = <&gpio5 19 (GPIO_ACTIVE_HI 661 sda-gpios = <&gpio5 19 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 693 }; 662 }; 694 663 695 /* Verdin I2C_1 */ 664 /* Verdin I2C_1 */ 696 &i2c4 { 665 &i2c4 { 697 clock-frequency = <400000>; 666 clock-frequency = <400000>; 698 pinctrl-names = "default", "gpio"; 667 pinctrl-names = "default", "gpio"; 699 pinctrl-0 = <&pinctrl_i2c4>; 668 pinctrl-0 = <&pinctrl_i2c4>; 700 pinctrl-1 = <&pinctrl_i2c4_gpio>; 669 pinctrl-1 = <&pinctrl_i2c4_gpio>; 701 scl-gpios = <&gpio5 20 (GPIO_ACTIVE_HI 670 scl-gpios = <&gpio5 20 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 702 sda-gpios = <&gpio5 21 (GPIO_ACTIVE_HI 671 sda-gpios = <&gpio5 21 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 703 672 704 gpio_expander_21: gpio-expander@21 { 673 gpio_expander_21: gpio-expander@21 { 705 compatible = "nxp,pcal6416"; 674 compatible = "nxp,pcal6416"; 706 #gpio-cells = <2>; 675 #gpio-cells = <2>; 707 gpio-controller; 676 gpio-controller; 708 reg = <0x21>; 677 reg = <0x21>; 709 vcc-supply = <®_3p3v>; 678 vcc-supply = <®_3p3v>; 710 status = "disabled"; 679 status = "disabled"; 711 }; 680 }; 712 681 713 lvds_ti_sn65dsi84: bridge@2c { 682 lvds_ti_sn65dsi84: bridge@2c { 714 compatible = "ti,sn65dsi84"; 683 compatible = "ti,sn65dsi84"; 715 /* Verdin GPIO_9_DSI (SN65DSI8 684 /* Verdin GPIO_9_DSI (SN65DSI84 IRQ, SODIMM 17, unused) */ 716 /* Verdin GPIO_10_DSI (SODIMM 685 /* Verdin GPIO_10_DSI (SODIMM 21) */ 717 enable-gpios = <&gpio4 28 GPIO 686 enable-gpios = <&gpio4 28 GPIO_ACTIVE_HIGH>; 718 pinctrl-names = "default"; 687 pinctrl-names = "default"; 719 pinctrl-0 = <&pinctrl_gpio_10_ 688 pinctrl-0 = <&pinctrl_gpio_10_dsi>; 720 reg = <0x2c>; 689 reg = <0x2c>; 721 status = "disabled"; 690 status = "disabled"; 722 }; 691 }; 723 692 724 /* Current measurement into module VCC 693 /* Current measurement into module VCC */ 725 hwmon: hwmon@40 { 694 hwmon: hwmon@40 { 726 compatible = "ti,ina219"; 695 compatible = "ti,ina219"; 727 reg = <0x40>; 696 reg = <0x40>; 728 shunt-resistor = <10000>; 697 shunt-resistor = <10000>; 729 status = "disabled"; 698 status = "disabled"; 730 }; 699 }; 731 700 732 hdmi_lontium_lt8912: hdmi@48 { 701 hdmi_lontium_lt8912: hdmi@48 { 733 compatible = "lontium,lt8912b" 702 compatible = "lontium,lt8912b"; 734 pinctrl-names = "default"; 703 pinctrl-names = "default"; 735 pinctrl-0 = <&pinctrl_gpio_10_ 704 pinctrl-0 = <&pinctrl_gpio_10_dsi>, <&pinctrl_pwm_3_dsi_hpd_gpio>; 736 reg = <0x48>; 705 reg = <0x48>; 737 /* Verdin GPIO_9_DSI (LT8912 I 706 /* Verdin GPIO_9_DSI (LT8912 INT, SODIMM 17, unused) */ 738 /* Verdin GPIO_10_DSI (SODIMM 707 /* Verdin GPIO_10_DSI (SODIMM 21) */ 739 reset-gpios = <&gpio4 28 GPIO_ 708 reset-gpios = <&gpio4 28 GPIO_ACTIVE_LOW>; 740 status = "disabled"; 709 status = "disabled"; 741 }; 710 }; 742 711 743 atmel_mxt_ts: touch@4a { 712 atmel_mxt_ts: touch@4a { 744 compatible = "atmel,maxtouch"; 713 compatible = "atmel,maxtouch"; 745 /* 714 /* 746 * Verdin GPIO_9_DSI 715 * Verdin GPIO_9_DSI 747 * (TOUCH_INT#, SODIMM 17, als 716 * (TOUCH_INT#, SODIMM 17, also routed to SN65DSI84 IRQ albeit currently unused) 748 */ 717 */ 749 interrupt-parent = <&gpio4>; 718 interrupt-parent = <&gpio4>; 750 interrupts = <25 IRQ_TYPE_EDGE 719 interrupts = <25 IRQ_TYPE_EDGE_FALLING>; 751 pinctrl-names = "default"; 720 pinctrl-names = "default"; 752 pinctrl-0 = <&pinctrl_gpio_9_d 721 pinctrl-0 = <&pinctrl_gpio_9_dsi>, <&pinctrl_i2s_2_bclk_touch_reset>; 753 reg = <0x4a>; 722 reg = <0x4a>; 754 /* Verdin I2S_2_BCLK (TOUCH_RE 723 /* Verdin I2S_2_BCLK (TOUCH_RESET#, SODIMM 42) */ 755 reset-gpios = <&gpio5 0 GPIO_A 724 reset-gpios = <&gpio5 0 GPIO_ACTIVE_LOW>; 756 status = "disabled"; 725 status = "disabled"; 757 }; 726 }; 758 727 759 /* Temperature sensor on carrier board 728 /* Temperature sensor on carrier board */ 760 hwmon_temp: sensor@4f { 729 hwmon_temp: sensor@4f { 761 compatible = "ti,tmp75c"; 730 compatible = "ti,tmp75c"; 762 reg = <0x4f>; 731 reg = <0x4f>; 763 status = "disabled"; 732 status = "disabled"; 764 }; 733 }; 765 734 766 /* EEPROM on display adapter (MIPI DSI 735 /* EEPROM on display adapter (MIPI DSI Display Adapter) */ 767 eeprom_display_adapter: eeprom@50 { 736 eeprom_display_adapter: eeprom@50 { 768 compatible = "st,24c02"; 737 compatible = "st,24c02"; 769 pagesize = <16>; 738 pagesize = <16>; 770 reg = <0x50>; 739 reg = <0x50>; 771 status = "disabled"; 740 status = "disabled"; 772 }; 741 }; 773 742 774 /* EEPROM on carrier board */ 743 /* EEPROM on carrier board */ 775 eeprom_carrier_board: eeprom@57 { 744 eeprom_carrier_board: eeprom@57 { 776 compatible = "st,24c02"; 745 compatible = "st,24c02"; 777 pagesize = <16>; 746 pagesize = <16>; 778 reg = <0x57>; 747 reg = <0x57>; 779 status = "disabled"; 748 status = "disabled"; 780 }; 749 }; 781 }; 750 }; 782 751 783 /* Verdin I2C_3_HDMI */ !! 752 /* TODO: Verdin PCIE_1 */ 784 &i2c5 { << 785 clock-frequency = <100000>; << 786 pinctrl-names = "default", "gpio"; << 787 pinctrl-0 = <&pinctrl_i2c5>; << 788 pinctrl-1 = <&pinctrl_i2c5_gpio>; << 789 scl-gpios = <&gpio3 26 (GPIO_ACTIVE_HI << 790 sda-gpios = <&gpio3 27 (GPIO_ACTIVE_HI << 791 }; << 792 << 793 /* Verdin PCIE_1 */ << 794 &pcie { << 795 pinctrl-names = "default"; << 796 pinctrl-0 = <&pinctrl_pcie>; << 797 /* PCIE_1_RESET# (SODIMM 244) */ << 798 reset-gpio = <&gpio4 19 GPIO_ACTIVE_LO << 799 }; << 800 << 801 &pcie_phy { << 802 clocks = <&hsio_blk_ctrl>; << 803 clock-names = "ref"; << 804 fsl,clkreq-unsupported; << 805 fsl,refclk-pad-mode = <IMX8_PCIE_REFCL << 806 }; << 807 753 808 /* Verdin PWM_1 */ 754 /* Verdin PWM_1 */ 809 &pwm1 { 755 &pwm1 { 810 pinctrl-names = "default"; 756 pinctrl-names = "default"; 811 pinctrl-0 = <&pinctrl_pwm_1>; 757 pinctrl-0 = <&pinctrl_pwm_1>; 812 #pwm-cells = <3>; 758 #pwm-cells = <3>; 813 }; 759 }; 814 760 815 /* Verdin PWM_2 */ 761 /* Verdin PWM_2 */ 816 &pwm2 { 762 &pwm2 { 817 pinctrl-names = "default"; 763 pinctrl-names = "default"; 818 pinctrl-0 = <&pinctrl_pwm_2>; 764 pinctrl-0 = <&pinctrl_pwm_2>; 819 #pwm-cells = <3>; 765 #pwm-cells = <3>; 820 }; 766 }; 821 767 822 /* Verdin PWM_3_DSI */ 768 /* Verdin PWM_3_DSI */ 823 &pwm3 { 769 &pwm3 { 824 pinctrl-names = "default"; 770 pinctrl-names = "default"; 825 pinctrl-0 = <&pinctrl_pwm_3>; 771 pinctrl-0 = <&pinctrl_pwm_3>; 826 #pwm-cells = <3>; 772 #pwm-cells = <3>; 827 }; 773 }; 828 774 829 /* TODO: Verdin I2S_1 */ 775 /* TODO: Verdin I2S_1 */ 830 776 831 /* TODO: Verdin I2S_2 */ 777 /* TODO: Verdin I2S_2 */ 832 778 833 &snvs_pwrkey { 779 &snvs_pwrkey { 834 status = "okay"; 780 status = "okay"; 835 }; 781 }; 836 782 837 /* Verdin UART_1 */ 783 /* Verdin UART_1 */ 838 &uart1 { 784 &uart1 { 839 pinctrl-names = "default"; 785 pinctrl-names = "default"; 840 pinctrl-0 = <&pinctrl_uart1>; 786 pinctrl-0 = <&pinctrl_uart1>; 841 uart-has-rtscts; 787 uart-has-rtscts; 842 }; 788 }; 843 789 844 /* Verdin UART_2 */ 790 /* Verdin UART_2 */ 845 &uart2 { 791 &uart2 { 846 pinctrl-names = "default"; 792 pinctrl-names = "default"; 847 pinctrl-0 = <&pinctrl_uart2>; 793 pinctrl-0 = <&pinctrl_uart2>; 848 uart-has-rtscts; 794 uart-has-rtscts; 849 }; 795 }; 850 796 851 /* Verdin UART_3, used as the Linux Console */ 797 /* Verdin UART_3, used as the Linux Console */ 852 &uart3 { 798 &uart3 { 853 pinctrl-names = "default"; 799 pinctrl-names = "default"; 854 pinctrl-0 = <&pinctrl_uart3>; 800 pinctrl-0 = <&pinctrl_uart3>; 855 }; 801 }; 856 802 857 /* Verdin UART_4, used for Bluetooth on Wi-Fi/ 803 /* Verdin UART_4, used for Bluetooth on Wi-Fi/Bluetooth SKUs */ 858 &uart4 { 804 &uart4 { 859 pinctrl-names = "default"; 805 pinctrl-names = "default"; 860 pinctrl-0 = <&pinctrl_uart4>; 806 pinctrl-0 = <&pinctrl_uart4>; 861 }; 807 }; 862 808 863 /* Verdin USB_1 */ 809 /* Verdin USB_1 */ 864 &usb3_0 { 810 &usb3_0 { 865 fsl,disable-port-power-control; 811 fsl,disable-port-power-control; 866 fsl,over-current-active-low; 812 fsl,over-current-active-low; 867 pinctrl-names = "default"; 813 pinctrl-names = "default"; 868 pinctrl-0 = <&pinctrl_usb_1_oc_n>; 814 pinctrl-0 = <&pinctrl_usb_1_oc_n>; 869 }; 815 }; 870 816 871 &usb_dwc3_0 { 817 &usb_dwc3_0 { 872 /* dual role only, not full featured O 818 /* dual role only, not full featured OTG */ 873 adp-disable; 819 adp-disable; 874 dr_mode = "otg"; 820 dr_mode = "otg"; 875 hnp-disable; 821 hnp-disable; 876 maximum-speed = "high-speed"; 822 maximum-speed = "high-speed"; 877 role-switch-default-mode = "peripheral 823 role-switch-default-mode = "peripheral"; 878 srp-disable; 824 srp-disable; 879 usb-role-switch; 825 usb-role-switch; 880 826 881 port { !! 827 connector { 882 usb3_dwc: endpoint { !! 828 compatible = "gpio-usb-b-connector", "usb-b-connector"; 883 remote-endpoint = <&us !! 829 id-gpios = <&gpio2 10 GPIO_ACTIVE_HIGH>; 884 }; !! 830 label = "Type-C"; >> 831 pinctrl-names = "default"; >> 832 pinctrl-0 = <&pinctrl_usb_1_id>; >> 833 self-powered; >> 834 type = "micro"; >> 835 vbus-supply = <®_usb1_vbus>; 885 }; 836 }; 886 }; 837 }; 887 838 888 /* Verdin USB_2 */ 839 /* Verdin USB_2 */ 889 &usb3_1 { 840 &usb3_1 { 890 fsl,disable-port-power-control; 841 fsl,disable-port-power-control; 891 }; 842 }; 892 843 893 &usb3_phy1 { 844 &usb3_phy1 { 894 vbus-supply = <®_usb2_vbus>; 845 vbus-supply = <®_usb2_vbus>; 895 }; 846 }; 896 847 897 &usb_dwc3_1 { 848 &usb_dwc3_1 { 898 dr_mode = "host"; 849 dr_mode = "host"; 899 }; 850 }; 900 851 901 /* Verdin SD_1 */ 852 /* Verdin SD_1 */ 902 &usdhc2 { 853 &usdhc2 { 903 assigned-clocks = <&clk IMX8MP_CLK_USD 854 assigned-clocks = <&clk IMX8MP_CLK_USDHC2>; 904 assigned-clock-rates = <400000000>; 855 assigned-clock-rates = <400000000>; 905 bus-width = <4>; 856 bus-width = <4>; 906 cd-gpios = <&gpio2 12 GPIO_ACTIVE_LOW> 857 cd-gpios = <&gpio2 12 GPIO_ACTIVE_LOW>; 907 disable-wp; 858 disable-wp; 908 pinctrl-names = "default", "state_100m 859 pinctrl-names = "default", "state_100mhz", "state_200mhz", "sleep"; 909 pinctrl-0 = <&pinctrl_usdhc2>, <&pinct 860 pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_cd>; 910 pinctrl-1 = <&pinctrl_usdhc2_100mhz>, 861 pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_cd>; 911 pinctrl-2 = <&pinctrl_usdhc2_200mhz>, 862 pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_cd>; 912 pinctrl-3 = <&pinctrl_usdhc2_sleep>, < 863 pinctrl-3 = <&pinctrl_usdhc2_sleep>, <&pinctrl_usdhc2_cd_sleep>; 913 vmmc-supply = <®_usdhc2_vmmc>; 864 vmmc-supply = <®_usdhc2_vmmc>; 914 vqmmc-supply = <®_vdd_sdio>; << 915 }; 865 }; 916 866 917 /* On-module eMMC */ 867 /* On-module eMMC */ 918 &usdhc3 { 868 &usdhc3 { 919 assigned-clocks = <&clk IMX8MP_CLK_USD 869 assigned-clocks = <&clk IMX8MP_CLK_USDHC3_ROOT>; 920 assigned-clock-rates = <400000000>; 870 assigned-clock-rates = <400000000>; 921 bus-width = <8>; 871 bus-width = <8>; 922 non-removable; 872 non-removable; 923 pinctrl-names = "default", "state_100m 873 pinctrl-names = "default", "state_100mhz", "state_200mhz"; 924 pinctrl-0 = <&pinctrl_usdhc3>; 874 pinctrl-0 = <&pinctrl_usdhc3>; 925 pinctrl-1 = <&pinctrl_usdhc3_100mhz>; 875 pinctrl-1 = <&pinctrl_usdhc3_100mhz>; 926 pinctrl-2 = <&pinctrl_usdhc3_200mhz>; 876 pinctrl-2 = <&pinctrl_usdhc3_200mhz>; 927 status = "okay"; 877 status = "okay"; 928 }; 878 }; 929 879 930 &wdog1 { 880 &wdog1 { 931 fsl,ext-reset-output; 881 fsl,ext-reset-output; 932 pinctrl-names = "default"; 882 pinctrl-names = "default"; 933 pinctrl-0 = <&pinctrl_wdog>; 883 pinctrl-0 = <&pinctrl_wdog>; 934 status = "okay"; 884 status = "okay"; 935 }; 885 }; 936 886 937 &iomuxc { 887 &iomuxc { 938 pinctrl_bt_uart: btuartgrp { 888 pinctrl_bt_uart: btuartgrp { 939 fsl,pins = 889 fsl,pins = 940 <MX8MP_IOMUXC_ECSPI2_M 890 <MX8MP_IOMUXC_ECSPI2_MISO__UART4_DCE_CTS 0x1c4>, 941 <MX8MP_IOMUXC_ECSPI2_M 891 <MX8MP_IOMUXC_ECSPI2_MOSI__UART4_DCE_TX 0x1c4>, 942 <MX8MP_IOMUXC_ECSPI2_S 892 <MX8MP_IOMUXC_ECSPI2_SCLK__UART4_DCE_RX 0x1c4>, 943 <MX8MP_IOMUXC_ECSPI2_S 893 <MX8MP_IOMUXC_ECSPI2_SS0__UART4_DCE_RTS 0x1c4>; 944 }; 894 }; 945 895 946 pinctrl_ctrl_sleep_moci: ctrlsleepmoci 896 pinctrl_ctrl_sleep_moci: ctrlsleepmocigrp { 947 fsl,pins = 897 fsl,pins = 948 <MX8MP_IOMUXC_SAI3_RXC 898 <MX8MP_IOMUXC_SAI3_RXC__GPIO4_IO29 0x1c4>; /* SODIMM 256 */ 949 }; 899 }; 950 900 951 pinctrl_ecspi1: ecspi1grp { 901 pinctrl_ecspi1: ecspi1grp { 952 fsl,pins = 902 fsl,pins = 953 <MX8MP_IOMUXC_ECSPI1_M 903 <MX8MP_IOMUXC_ECSPI1_MISO__ECSPI1_MISO 0x1c4>, /* SODIMM 198 */ 954 <MX8MP_IOMUXC_ECSPI1_M 904 <MX8MP_IOMUXC_ECSPI1_MOSI__ECSPI1_MOSI 0x4>, /* SODIMM 200 */ 955 <MX8MP_IOMUXC_ECSPI1_S 905 <MX8MP_IOMUXC_ECSPI1_SCLK__ECSPI1_SCLK 0x4>, /* SODIMM 196 */ 956 <MX8MP_IOMUXC_ECSPI1_S 906 <MX8MP_IOMUXC_ECSPI1_SS0__GPIO5_IO09 0x1c4>; /* SODIMM 202 */ 957 }; 907 }; 958 908 959 /* Connection On Board PHY */ 909 /* Connection On Board PHY */ 960 pinctrl_eqos: eqosgrp { 910 pinctrl_eqos: eqosgrp { 961 fsl,pins = 911 fsl,pins = 962 <MX8MP_IOMUXC_ENET_MDC 912 <MX8MP_IOMUXC_ENET_MDC__ENET_QOS_MDC 0x3>, 963 <MX8MP_IOMUXC_ENET_MDI 913 <MX8MP_IOMUXC_ENET_MDIO__ENET_QOS_MDIO 0x3>, 964 <MX8MP_IOMUXC_ENET_RD0 914 <MX8MP_IOMUXC_ENET_RD0__ENET_QOS_RGMII_RD0 0x91>, 965 <MX8MP_IOMUXC_ENET_RD1 915 <MX8MP_IOMUXC_ENET_RD1__ENET_QOS_RGMII_RD1 0x91>, 966 <MX8MP_IOMUXC_ENET_RD2 916 <MX8MP_IOMUXC_ENET_RD2__ENET_QOS_RGMII_RD2 0x91>, 967 <MX8MP_IOMUXC_ENET_RD3 917 <MX8MP_IOMUXC_ENET_RD3__ENET_QOS_RGMII_RD3 0x91>, 968 <MX8MP_IOMUXC_ENET_RXC 918 <MX8MP_IOMUXC_ENET_RXC__CCM_ENET_QOS_CLOCK_GENERATE_RX_CLK 0x91>, 969 <MX8MP_IOMUXC_ENET_RX_ 919 <MX8MP_IOMUXC_ENET_RX_CTL__ENET_QOS_RGMII_RX_CTL 0x91>, 970 <MX8MP_IOMUXC_ENET_TD0 920 <MX8MP_IOMUXC_ENET_TD0__ENET_QOS_RGMII_TD0 0x1f>, 971 <MX8MP_IOMUXC_ENET_TD1 921 <MX8MP_IOMUXC_ENET_TD1__ENET_QOS_RGMII_TD1 0x1f>, 972 <MX8MP_IOMUXC_ENET_TD2 922 <MX8MP_IOMUXC_ENET_TD2__ENET_QOS_RGMII_TD2 0x1f>, 973 <MX8MP_IOMUXC_ENET_TD3 923 <MX8MP_IOMUXC_ENET_TD3__ENET_QOS_RGMII_TD3 0x1f>, 974 <MX8MP_IOMUXC_ENET_TX_ 924 <MX8MP_IOMUXC_ENET_TX_CTL__ENET_QOS_RGMII_TX_CTL 0x1f>, 975 <MX8MP_IOMUXC_ENET_TXC 925 <MX8MP_IOMUXC_ENET_TXC__CCM_ENET_QOS_CLOCK_GENERATE_TX_CLK 0x1f>; 976 }; 926 }; 977 927 978 /* ETH_INT# shared with TPM_INT# (usua 928 /* ETH_INT# shared with TPM_INT# (usually N/A) */ 979 pinctrl_eth_tpm_int: ethtpmintgrp { 929 pinctrl_eth_tpm_int: ethtpmintgrp { 980 fsl,pins = 930 fsl,pins = 981 <MX8MP_IOMUXC_GPIO1_IO 931 <MX8MP_IOMUXC_GPIO1_IO10__GPIO1_IO10 0x1c4>; 982 }; 932 }; 983 933 984 /* Connection Carrier Board PHY ETH_2 934 /* Connection Carrier Board PHY ETH_2 */ 985 pinctrl_fec: fecgrp { 935 pinctrl_fec: fecgrp { 986 fsl,pins = 936 fsl,pins = 987 <MX8MP_IOMUXC_SAI1_RXD 937 <MX8MP_IOMUXC_SAI1_RXD2__ENET1_MDC 0x3>, /* SODIMM 193 */ 988 <MX8MP_IOMUXC_SAI1_RXD 938 <MX8MP_IOMUXC_SAI1_RXD3__ENET1_MDIO 0x3>, /* SODIMM 191 */ 989 <MX8MP_IOMUXC_SAI1_RXD 939 <MX8MP_IOMUXC_SAI1_RXD4__ENET1_RGMII_RD0 0x91>, /* SODIMM 201 */ 990 <MX8MP_IOMUXC_SAI1_RXD 940 <MX8MP_IOMUXC_SAI1_RXD5__ENET1_RGMII_RD1 0x91>, /* SODIMM 203 */ 991 <MX8MP_IOMUXC_SAI1_RXD 941 <MX8MP_IOMUXC_SAI1_RXD6__ENET1_RGMII_RD2 0x91>, /* SODIMM 205 */ 992 <MX8MP_IOMUXC_SAI1_RXD 942 <MX8MP_IOMUXC_SAI1_RXD7__ENET1_RGMII_RD3 0x91>, /* SODIMM 207 */ 993 <MX8MP_IOMUXC_SAI1_TXC 943 <MX8MP_IOMUXC_SAI1_TXC__ENET1_RGMII_RXC 0x91>, /* SODIMM 197 */ 994 <MX8MP_IOMUXC_SAI1_TXF 944 <MX8MP_IOMUXC_SAI1_TXFS__ENET1_RGMII_RX_CTL 0x91>, /* SODIMM 199 */ 995 <MX8MP_IOMUXC_SAI1_TXD 945 <MX8MP_IOMUXC_SAI1_TXD0__ENET1_RGMII_TD0 0x1f>, /* SODIMM 221 */ 996 <MX8MP_IOMUXC_SAI1_TXD 946 <MX8MP_IOMUXC_SAI1_TXD1__ENET1_RGMII_TD1 0x1f>, /* SODIMM 219 */ 997 <MX8MP_IOMUXC_SAI1_TXD 947 <MX8MP_IOMUXC_SAI1_TXD2__ENET1_RGMII_TD2 0x1f>, /* SODIMM 217 */ 998 <MX8MP_IOMUXC_SAI1_TXD 948 <MX8MP_IOMUXC_SAI1_TXD3__ENET1_RGMII_TD3 0x1f>, /* SODIMM 215 */ 999 <MX8MP_IOMUXC_SAI1_TXD 949 <MX8MP_IOMUXC_SAI1_TXD4__ENET1_RGMII_TX_CTL 0x1f>, /* SODIMM 211 */ 1000 <MX8MP_IOMUXC_SAI1_TX 950 <MX8MP_IOMUXC_SAI1_TXD5__ENET1_RGMII_TXC 0x1f>, /* SODIMM 213 */ 1001 <MX8MP_IOMUXC_SAI1_TX 951 <MX8MP_IOMUXC_SAI1_TXD6__GPIO4_IO18 0x1c4>; /* SODIMM 189 */ 1002 }; 952 }; 1003 953 1004 pinctrl_fec_sleep: fecsleepgrp { 954 pinctrl_fec_sleep: fecsleepgrp { 1005 fsl,pins = 955 fsl,pins = 1006 <MX8MP_IOMUXC_SAI1_RX 956 <MX8MP_IOMUXC_SAI1_RXD2__ENET1_MDC 0x3>, /* SODIMM 193 */ 1007 <MX8MP_IOMUXC_SAI1_RX 957 <MX8MP_IOMUXC_SAI1_RXD3__ENET1_MDIO 0x3>, /* SODIMM 191 */ 1008 <MX8MP_IOMUXC_SAI1_RX 958 <MX8MP_IOMUXC_SAI1_RXD4__ENET1_RGMII_RD0 0x91>, /* SODIMM 201 */ 1009 <MX8MP_IOMUXC_SAI1_RX 959 <MX8MP_IOMUXC_SAI1_RXD5__ENET1_RGMII_RD1 0x91>, /* SODIMM 203 */ 1010 <MX8MP_IOMUXC_SAI1_RX 960 <MX8MP_IOMUXC_SAI1_RXD6__ENET1_RGMII_RD2 0x91>, /* SODIMM 205 */ 1011 <MX8MP_IOMUXC_SAI1_RX 961 <MX8MP_IOMUXC_SAI1_RXD7__ENET1_RGMII_RD3 0x91>, /* SODIMM 207 */ 1012 <MX8MP_IOMUXC_SAI1_TX 962 <MX8MP_IOMUXC_SAI1_TXC__ENET1_RGMII_RXC 0x91>, /* SODIMM 197 */ 1013 <MX8MP_IOMUXC_SAI1_TX 963 <MX8MP_IOMUXC_SAI1_TXFS__ENET1_RGMII_RX_CTL 0x91>, /* SODIMM 199 */ 1014 <MX8MP_IOMUXC_SAI1_TX 964 <MX8MP_IOMUXC_SAI1_TXD0__GPIO4_IO12 0x1f>, /* SODIMM 221 */ 1015 <MX8MP_IOMUXC_SAI1_TX 965 <MX8MP_IOMUXC_SAI1_TXD1__GPIO4_IO13 0x1f>, /* SODIMM 219 */ 1016 <MX8MP_IOMUXC_SAI1_TX 966 <MX8MP_IOMUXC_SAI1_TXD2__GPIO4_IO14 0x1f>, /* SODIMM 217 */ 1017 <MX8MP_IOMUXC_SAI1_TX 967 <MX8MP_IOMUXC_SAI1_TXD3__GPIO4_IO15 0x1f>, /* SODIMM 215 */ 1018 <MX8MP_IOMUXC_SAI1_TX 968 <MX8MP_IOMUXC_SAI1_TXD4__GPIO4_IO16 0x1f>, /* SODIMM 211 */ 1019 <MX8MP_IOMUXC_SAI1_TX 969 <MX8MP_IOMUXC_SAI1_TXD5__GPIO4_IO17 0x1f>, /* SODIMM 213 */ 1020 <MX8MP_IOMUXC_SAI1_TX 970 <MX8MP_IOMUXC_SAI1_TXD6__GPIO4_IO18 0x184>; /* SODIMM 189 */ 1021 }; 971 }; 1022 972 1023 pinctrl_flexcan1: flexcan1grp { 973 pinctrl_flexcan1: flexcan1grp { 1024 fsl,pins = 974 fsl,pins = 1025 <MX8MP_IOMUXC_SPDIF_R 975 <MX8MP_IOMUXC_SPDIF_RX__CAN1_RX 0x154>, /* SODIMM 22 */ 1026 <MX8MP_IOMUXC_SPDIF_T 976 <MX8MP_IOMUXC_SPDIF_TX__CAN1_TX 0x154>; /* SODIMM 20 */ 1027 }; 977 }; 1028 978 1029 pinctrl_flexcan2: flexcan2grp { 979 pinctrl_flexcan2: flexcan2grp { 1030 fsl,pins = 980 fsl,pins = 1031 <MX8MP_IOMUXC_SAI2_MC 981 <MX8MP_IOMUXC_SAI2_MCLK__CAN2_RX 0x154>, /* SODIMM 26 */ 1032 <MX8MP_IOMUXC_SAI2_TX 982 <MX8MP_IOMUXC_SAI2_TXD0__CAN2_TX 0x154>; /* SODIMM 24 */ 1033 }; 983 }; 1034 984 1035 pinctrl_flexspi0: flexspi0grp { 985 pinctrl_flexspi0: flexspi0grp { 1036 fsl,pins = 986 fsl,pins = 1037 <MX8MP_IOMUXC_NAND_AL 987 <MX8MP_IOMUXC_NAND_ALE__FLEXSPI_A_SCLK 0x1c2>, /* SODIMM 52 */ 1038 <MX8MP_IOMUXC_NAND_CE 988 <MX8MP_IOMUXC_NAND_CE0_B__FLEXSPI_A_SS0_B 0x82>, /* SODIMM 54 */ 1039 <MX8MP_IOMUXC_NAND_DQ 989 <MX8MP_IOMUXC_NAND_DQS__FLEXSPI_A_DQS 0x82>, /* SODIMM 66 */ 1040 <MX8MP_IOMUXC_NAND_DA 990 <MX8MP_IOMUXC_NAND_DATA00__FLEXSPI_A_DATA00 0x82>, /* SODIMM 56 */ 1041 <MX8MP_IOMUXC_NAND_DA 991 <MX8MP_IOMUXC_NAND_DATA01__FLEXSPI_A_DATA01 0x82>, /* SODIMM 58 */ 1042 <MX8MP_IOMUXC_NAND_DA 992 <MX8MP_IOMUXC_NAND_DATA02__FLEXSPI_A_DATA02 0x82>, /* SODIMM 60 */ 1043 <MX8MP_IOMUXC_NAND_DA 993 <MX8MP_IOMUXC_NAND_DATA03__FLEXSPI_A_DATA03 0x82>, /* SODIMM 62 */ 1044 <MX8MP_IOMUXC_NAND_RE 994 <MX8MP_IOMUXC_NAND_READY_B__GPIO3_IO16 0x82>; /* SODIMM 64 */ 1045 }; 995 }; 1046 996 1047 pinctrl_gpio1: gpio1grp { 997 pinctrl_gpio1: gpio1grp { 1048 fsl,pins = 998 fsl,pins = 1049 <MX8MP_IOMUXC_GPIO1_I 999 <MX8MP_IOMUXC_GPIO1_IO00__GPIO1_IO00 0x184>; /* SODIMM 206 */ 1050 }; 1000 }; 1051 1001 1052 pinctrl_gpio2: gpio2grp { 1002 pinctrl_gpio2: gpio2grp { 1053 fsl,pins = 1003 fsl,pins = 1054 <MX8MP_IOMUXC_GPIO1_I 1004 <MX8MP_IOMUXC_GPIO1_IO01__GPIO1_IO01 0x1c4>; /* SODIMM 208 */ 1055 }; 1005 }; 1056 1006 1057 pinctrl_gpio3: gpio3grp { 1007 pinctrl_gpio3: gpio3grp { 1058 fsl,pins = 1008 fsl,pins = 1059 <MX8MP_IOMUXC_GPIO1_I 1009 <MX8MP_IOMUXC_GPIO1_IO05__GPIO1_IO05 0x184>; /* SODIMM 210 */ 1060 }; 1010 }; 1061 1011 1062 pinctrl_gpio4: gpio4grp { 1012 pinctrl_gpio4: gpio4grp { 1063 fsl,pins = 1013 fsl,pins = 1064 <MX8MP_IOMUXC_GPIO1_I 1014 <MX8MP_IOMUXC_GPIO1_IO06__GPIO1_IO06 0x184>; /* SODIMM 212 */ 1065 }; 1015 }; 1066 1016 1067 pinctrl_gpio5: gpio5grp { 1017 pinctrl_gpio5: gpio5grp { 1068 fsl,pins = 1018 fsl,pins = 1069 <MX8MP_IOMUXC_GPIO1_I 1019 <MX8MP_IOMUXC_GPIO1_IO07__GPIO1_IO07 0x184>; /* SODIMM 216 */ 1070 }; 1020 }; 1071 1021 1072 pinctrl_gpio6: gpio6grp { 1022 pinctrl_gpio6: gpio6grp { 1073 fsl,pins = 1023 fsl,pins = 1074 <MX8MP_IOMUXC_GPIO1_I 1024 <MX8MP_IOMUXC_GPIO1_IO08__GPIO1_IO08 0x184>; /* SODIMM 218 */ 1075 }; 1025 }; 1076 1026 1077 pinctrl_gpio7: gpio7grp { 1027 pinctrl_gpio7: gpio7grp { 1078 fsl,pins = 1028 fsl,pins = 1079 <MX8MP_IOMUXC_SAI1_RX 1029 <MX8MP_IOMUXC_SAI1_RXD1__GPIO4_IO03 0x184>; /* SODIMM 220 */ 1080 }; 1030 }; 1081 1031 1082 pinctrl_gpio8: gpio8grp { 1032 pinctrl_gpio8: gpio8grp { 1083 fsl,pins = 1033 fsl,pins = 1084 <MX8MP_IOMUXC_SAI1_RX 1034 <MX8MP_IOMUXC_SAI1_RXC__GPIO4_IO01 0x184>; /* SODIMM 222 */ 1085 }; 1035 }; 1086 1036 1087 /* Verdin GPIO_9_DSI (pulled-up as ac 1037 /* Verdin GPIO_9_DSI (pulled-up as active-low) */ 1088 pinctrl_gpio_9_dsi: gpio9dsigrp { 1038 pinctrl_gpio_9_dsi: gpio9dsigrp { 1089 fsl,pins = 1039 fsl,pins = 1090 <MX8MP_IOMUXC_SAI2_TX 1040 <MX8MP_IOMUXC_SAI2_TXC__GPIO4_IO25 0x1c4>; /* SODIMM 17 */ 1091 }; 1041 }; 1092 1042 1093 /* Verdin GPIO_10_DSI */ 1043 /* Verdin GPIO_10_DSI */ 1094 pinctrl_gpio_10_dsi: gpio10dsigrp { 1044 pinctrl_gpio_10_dsi: gpio10dsigrp { 1095 fsl,pins = 1045 fsl,pins = 1096 <MX8MP_IOMUXC_SAI3_RX 1046 <MX8MP_IOMUXC_SAI3_RXFS__GPIO4_IO28 0x1c4>; /* SODIMM 21 */ 1097 }; 1047 }; 1098 1048 1099 /* Non-wifi MSP usage only */ 1049 /* Non-wifi MSP usage only */ 1100 pinctrl_gpio_hog1: gpiohog1grp { 1050 pinctrl_gpio_hog1: gpiohog1grp { 1101 fsl,pins = 1051 fsl,pins = 1102 <MX8MP_IOMUXC_ECSPI2_ 1052 <MX8MP_IOMUXC_ECSPI2_MISO__GPIO5_IO12 0x1c4>, /* SODIMM 116 */ 1103 <MX8MP_IOMUXC_ECSPI2_ 1053 <MX8MP_IOMUXC_ECSPI2_MOSI__GPIO5_IO11 0x1c4>, /* SODIMM 152 */ 1104 <MX8MP_IOMUXC_ECSPI2_ 1054 <MX8MP_IOMUXC_ECSPI2_SCLK__GPIO5_IO10 0x1c4>, /* SODIMM 164 */ 1105 <MX8MP_IOMUXC_ECSPI2_ 1055 <MX8MP_IOMUXC_ECSPI2_SS0__GPIO5_IO13 0x1c4>; /* SODIMM 128 */ 1106 }; 1056 }; 1107 1057 1108 /* USB_2_OC# */ 1058 /* USB_2_OC# */ 1109 pinctrl_gpio_hog2: gpiohog2grp { 1059 pinctrl_gpio_hog2: gpiohog2grp { 1110 fsl,pins = 1060 fsl,pins = 1111 <MX8MP_IOMUXC_SAI3_MC 1061 <MX8MP_IOMUXC_SAI3_MCLK__GPIO5_IO02 0x1c4>; /* SODIMM 187 */ 1112 }; 1062 }; 1113 1063 1114 pinctrl_gpio_hog3: gpiohog3grp { 1064 pinctrl_gpio_hog3: gpiohog3grp { 1115 fsl,pins = 1065 fsl,pins = 1116 /* CSI_1_MCLK */ 1066 /* CSI_1_MCLK */ 1117 <MX8MP_IOMUXC_GPIO1_I 1067 <MX8MP_IOMUXC_GPIO1_IO15__GPIO1_IO15 0x1c4>; /* SODIMM 91 */ 1118 }; 1068 }; 1119 1069 1120 /* Wifi usage only */ 1070 /* Wifi usage only */ 1121 pinctrl_gpio_hog4: gpiohog4grp { 1071 pinctrl_gpio_hog4: gpiohog4grp { 1122 fsl,pins = 1072 fsl,pins = 1123 <MX8MP_IOMUXC_UART4_R 1073 <MX8MP_IOMUXC_UART4_RXD__GPIO5_IO28 0x1c4>, /* SODIMM 151 */ 1124 <MX8MP_IOMUXC_UART4_T 1074 <MX8MP_IOMUXC_UART4_TXD__GPIO5_IO29 0x1c4>; /* SODIMM 153 */ 1125 }; 1075 }; 1126 1076 1127 pinctrl_gpio_keys: gpiokeysgrp { 1077 pinctrl_gpio_keys: gpiokeysgrp { 1128 fsl,pins = 1078 fsl,pins = 1129 <MX8MP_IOMUXC_SAI1_RX 1079 <MX8MP_IOMUXC_SAI1_RXFS__GPIO4_IO00 0x1c4>; /* SODIMM 252 */ 1130 }; 1080 }; 1131 1081 1132 pinctrl_hdmi: hdmigrp { !! 1082 pinctrl_hdmi_hog: hdmihoggrp { 1133 fsl,pins = 1083 fsl,pins = 1134 <MX8MP_IOMUXC_HDMI_CE !! 1084 <MX8MP_IOMUXC_HDMI_CEC__HDMIMIX_HDMI_CEC 0x40000019>, /* SODIMM 63 */ 1135 <MX8MP_IOMUXC_HDMI_HP !! 1085 <MX8MP_IOMUXC_HDMI_DDC_SCL__HDMIMIX_HDMI_SCL 0x400001c3>, /* SODIMM 59 */ >> 1086 <MX8MP_IOMUXC_HDMI_DDC_SDA__HDMIMIX_HDMI_SDA 0x400001c3>, /* SODIMM 57 */ >> 1087 <MX8MP_IOMUXC_HDMI_HPD__HDMIMIX_HDMI_HPD 0x40000019>; /* SODIMM 61 */ 1136 }; 1088 }; 1137 1089 1138 /* On-module I2C */ 1090 /* On-module I2C */ 1139 pinctrl_i2c1: i2c1grp { 1091 pinctrl_i2c1: i2c1grp { 1140 fsl,pins = 1092 fsl,pins = 1141 <MX8MP_IOMUXC_I2C1_SC 1093 <MX8MP_IOMUXC_I2C1_SCL__I2C1_SCL 0x400001c6>, /* PMIC_I2C_SCL */ 1142 <MX8MP_IOMUXC_I2C1_SD 1094 <MX8MP_IOMUXC_I2C1_SDA__I2C1_SDA 0x400001c6>; /* PMIC_I2C_SDA */ 1143 }; 1095 }; 1144 1096 1145 pinctrl_i2c1_gpio: i2c1gpiogrp { 1097 pinctrl_i2c1_gpio: i2c1gpiogrp { 1146 fsl,pins = 1098 fsl,pins = 1147 <MX8MP_IOMUXC_I2C1_SC 1099 <MX8MP_IOMUXC_I2C1_SCL__GPIO5_IO14 0x400001c6>, /* PMIC_I2C_SCL */ 1148 <MX8MP_IOMUXC_I2C1_SD 1100 <MX8MP_IOMUXC_I2C1_SDA__GPIO5_IO15 0x400001c6>; /* PMIC_I2C_SDA */ 1149 }; 1101 }; 1150 1102 1151 /* Verdin I2C_2_DSI */ 1103 /* Verdin I2C_2_DSI */ 1152 pinctrl_i2c2: i2c2grp { 1104 pinctrl_i2c2: i2c2grp { 1153 fsl,pins = 1105 fsl,pins = 1154 <MX8MP_IOMUXC_I2C2_SC 1106 <MX8MP_IOMUXC_I2C2_SCL__I2C2_SCL 0x400001c6>, /* SODIMM 55 */ 1155 <MX8MP_IOMUXC_I2C2_SD 1107 <MX8MP_IOMUXC_I2C2_SDA__I2C2_SDA 0x400001c6>; /* SODIMM 53 */ 1156 }; 1108 }; 1157 1109 1158 pinctrl_i2c2_gpio: i2c2gpiogrp { 1110 pinctrl_i2c2_gpio: i2c2gpiogrp { 1159 fsl,pins = 1111 fsl,pins = 1160 <MX8MP_IOMUXC_I2C2_SC 1112 <MX8MP_IOMUXC_I2C2_SCL__GPIO5_IO16 0x400001c6>, /* SODIMM 55 */ 1161 <MX8MP_IOMUXC_I2C2_SD 1113 <MX8MP_IOMUXC_I2C2_SDA__GPIO5_IO17 0x400001c6>; /* SODIMM 53 */ 1162 }; 1114 }; 1163 1115 1164 /* Verdin I2C_4_CSI */ 1116 /* Verdin I2C_4_CSI */ 1165 pinctrl_i2c3: i2c3grp { 1117 pinctrl_i2c3: i2c3grp { 1166 fsl,pins = 1118 fsl,pins = 1167 <MX8MP_IOMUXC_I2C3_SC 1119 <MX8MP_IOMUXC_I2C3_SCL__I2C3_SCL 0x400001c6>, /* SODIMM 95 */ 1168 <MX8MP_IOMUXC_I2C3_SD 1120 <MX8MP_IOMUXC_I2C3_SDA__I2C3_SDA 0x400001c6>; /* SODIMM 93 */ 1169 }; 1121 }; 1170 1122 1171 pinctrl_i2c3_gpio: i2c3gpiogrp { 1123 pinctrl_i2c3_gpio: i2c3gpiogrp { 1172 fsl,pins = 1124 fsl,pins = 1173 <MX8MP_IOMUXC_I2C3_SC 1125 <MX8MP_IOMUXC_I2C3_SCL__GPIO5_IO18 0x400001c6>, /* SODIMM 95 */ 1174 <MX8MP_IOMUXC_I2C3_SD 1126 <MX8MP_IOMUXC_I2C3_SDA__GPIO5_IO19 0x400001c6>; /* SODIMM 93 */ 1175 }; 1127 }; 1176 1128 1177 /* Verdin I2C_1 */ 1129 /* Verdin I2C_1 */ 1178 pinctrl_i2c4: i2c4grp { 1130 pinctrl_i2c4: i2c4grp { 1179 fsl,pins = 1131 fsl,pins = 1180 <MX8MP_IOMUXC_I2C4_SC 1132 <MX8MP_IOMUXC_I2C4_SCL__I2C4_SCL 0x400001c6>, /* SODIMM 14 */ 1181 <MX8MP_IOMUXC_I2C4_SD 1133 <MX8MP_IOMUXC_I2C4_SDA__I2C4_SDA 0x400001c6>; /* SODIMM 12 */ 1182 }; 1134 }; 1183 1135 1184 pinctrl_i2c4_gpio: i2c4gpiogrp { 1136 pinctrl_i2c4_gpio: i2c4gpiogrp { 1185 fsl,pins = 1137 fsl,pins = 1186 <MX8MP_IOMUXC_I2C4_SC 1138 <MX8MP_IOMUXC_I2C4_SCL__GPIO5_IO20 0x400001c6>, /* SODIMM 14 */ 1187 <MX8MP_IOMUXC_I2C4_SD 1139 <MX8MP_IOMUXC_I2C4_SDA__GPIO5_IO21 0x400001c6>; /* SODIMM 12 */ 1188 }; << 1189 << 1190 /* Verdin I2C_3_HDMI */ << 1191 pinctrl_i2c5: i2c5grp { << 1192 fsl,pins = << 1193 <MX8MP_IOMUXC_HDMI_DD << 1194 <MX8MP_IOMUXC_HDMI_DD << 1195 }; << 1196 << 1197 pinctrl_i2c5_gpio: i2c5gpiogrp { << 1198 fsl,pins = << 1199 <MX8MP_IOMUXC_HDMI_DD << 1200 <MX8MP_IOMUXC_HDMI_DD << 1201 }; 1140 }; 1202 1141 1203 /* Verdin I2S_2_BCLK (TOUCH_RESET#) * 1142 /* Verdin I2S_2_BCLK (TOUCH_RESET#) */ 1204 pinctrl_i2s_2_bclk_touch_reset: i2s2b 1143 pinctrl_i2s_2_bclk_touch_reset: i2s2bclktouchresetgrp { 1205 fsl,pins = 1144 fsl,pins = 1206 <MX8MP_IOMUXC_SAI3_TX 1145 <MX8MP_IOMUXC_SAI3_TXC__GPIO5_IO00 0x184>; /* SODIMM 42 */ 1207 }; 1146 }; 1208 1147 1209 /* Verdin I2S_2_D_OUT shared with SAI 1148 /* Verdin I2S_2_D_OUT shared with SAI3 */ 1210 pinctrl_i2s_2_d_out_dsi_1_bkl_en: i2s 1149 pinctrl_i2s_2_d_out_dsi_1_bkl_en: i2s2doutdsi1bklengrp { 1211 fsl,pins = 1150 fsl,pins = 1212 <MX8MP_IOMUXC_SAI3_TX 1151 <MX8MP_IOMUXC_SAI3_TXD__GPIO5_IO01 0x184>; /* SODIMM 46 */ 1213 }; 1152 }; 1214 1153 1215 pinctrl_pcie: pciegrp { 1154 pinctrl_pcie: pciegrp { 1216 fsl,pins = 1155 fsl,pins = 1217 <MX8MP_IOMUXC_SAI1_TX 1156 <MX8MP_IOMUXC_SAI1_TXD7__GPIO4_IO19 0x4>, /* SODIMM 244 */ 1218 <MX8MP_IOMUXC_SD2_RES 1157 <MX8MP_IOMUXC_SD2_RESET_B__GPIO2_IO19 0x1c4>; /* PMIC_EN_PCIe_CLK, unused */ 1219 }; 1158 }; 1220 1159 1221 pinctrl_pmic: pmicirqgrp { 1160 pinctrl_pmic: pmicirqgrp { 1222 fsl,pins = 1161 fsl,pins = 1223 <MX8MP_IOMUXC_GPIO1_I 1162 <MX8MP_IOMUXC_GPIO1_IO03__GPIO1_IO03 0x1c4>; /* PMIC_INT# */ 1224 }; 1163 }; 1225 1164 1226 pinctrl_pwm_1: pwm1grp { 1165 pinctrl_pwm_1: pwm1grp { 1227 fsl,pins = 1166 fsl,pins = 1228 <MX8MP_IOMUXC_SPDIF_E 1167 <MX8MP_IOMUXC_SPDIF_EXT_CLK__PWM1_OUT 0x6>; /* SODIMM 15 */ 1229 }; 1168 }; 1230 1169 1231 pinctrl_pwm_2: pwm2grp { 1170 pinctrl_pwm_2: pwm2grp { 1232 fsl,pins = 1171 fsl,pins = 1233 <MX8MP_IOMUXC_GPIO1_I 1172 <MX8MP_IOMUXC_GPIO1_IO11__PWM2_OUT 0x6>; /* SODIMM 16 */ 1234 }; 1173 }; 1235 1174 1236 /* Verdin PWM_3_DSI shared with GPIO3 1175 /* Verdin PWM_3_DSI shared with GPIO3_IO20 */ 1237 pinctrl_pwm_3: pwm3grp { 1176 pinctrl_pwm_3: pwm3grp { 1238 fsl,pins = 1177 fsl,pins = 1239 <MX8MP_IOMUXC_SAI5_RX 1178 <MX8MP_IOMUXC_SAI5_RXC__PWM3_OUT 0x6>; /* SODIMM 19 */ 1240 }; 1179 }; 1241 1180 1242 /* Verdin PWM_3_DSI (pulled-down as a 1181 /* Verdin PWM_3_DSI (pulled-down as active-high) shared with PWM3_OUT */ 1243 pinctrl_pwm_3_dsi_hpd_gpio: pwm3dsi1h 1182 pinctrl_pwm_3_dsi_hpd_gpio: pwm3dsi1hpdgpiogrp { 1244 fsl,pins = 1183 fsl,pins = 1245 <MX8MP_IOMUXC_SAI5_RX 1184 <MX8MP_IOMUXC_SAI5_RXC__GPIO3_IO20 0x184>; /* SODIMM 19 */ 1246 }; 1185 }; 1247 1186 1248 pinctrl_reg_eth: regethgrp { 1187 pinctrl_reg_eth: regethgrp { 1249 fsl,pins = 1188 fsl,pins = 1250 <MX8MP_IOMUXC_SD2_WP_ 1189 <MX8MP_IOMUXC_SD2_WP__GPIO2_IO20 0x184>; /* PMIC_EN_ETH */ 1251 }; 1190 }; 1252 1191 1253 pinctrl_sai1: sai1grp { 1192 pinctrl_sai1: sai1grp { 1254 fsl,pins = 1193 fsl,pins = 1255 <MX8MP_IOMUXC_SAI1_MC 1194 <MX8MP_IOMUXC_SAI1_MCLK__AUDIOMIX_SAI1_MCLK 0x96>, /* SODIMM 38 */ 1256 <MX8MP_IOMUXC_SAI1_RX 1195 <MX8MP_IOMUXC_SAI1_RXD0__AUDIOMIX_SAI1_RX_DATA00 0x1d6>, /* SODIMM 36 */ 1257 <MX8MP_IOMUXC_SAI5_MC 1196 <MX8MP_IOMUXC_SAI5_MCLK__AUDIOMIX_SAI1_TX_BCLK 0x1d6>, /* SODIMM 30 */ 1258 <MX8MP_IOMUXC_SAI5_RX 1197 <MX8MP_IOMUXC_SAI5_RXD1__AUDIOMIX_SAI1_TX_SYNC 0x1d6>, /* SODIMM 32 */ 1259 <MX8MP_IOMUXC_SAI5_RX 1198 <MX8MP_IOMUXC_SAI5_RXFS__AUDIOMIX_SAI1_TX_DATA00 0x96>; /* SODIMM 34 */ 1260 }; 1199 }; 1261 1200 1262 pinctrl_sai3: sai3grp { 1201 pinctrl_sai3: sai3grp { 1263 fsl,pins = 1202 fsl,pins = 1264 <MX8MP_IOMUXC_SAI3_RX 1203 <MX8MP_IOMUXC_SAI3_RXD__AUDIOMIX_SAI3_RX_DATA00 0x1d6>, /* SODIMM 48 */ 1265 <MX8MP_IOMUXC_SAI3_TX 1204 <MX8MP_IOMUXC_SAI3_TXC__AUDIOMIX_SAI3_TX_BCLK 0x1d6>, /* SODIMM 42 */ 1266 <MX8MP_IOMUXC_SAI3_TX 1205 <MX8MP_IOMUXC_SAI3_TXD__AUDIOMIX_SAI3_TX_DATA00 0x96>, /* SODIMM 46 */ 1267 <MX8MP_IOMUXC_SAI3_TX 1206 <MX8MP_IOMUXC_SAI3_TXFS__AUDIOMIX_SAI3_TX_SYNC 0x1d6>; /* SODIMM 44 */ 1268 }; 1207 }; 1269 1208 1270 pinctrl_uart1: uart1grp { 1209 pinctrl_uart1: uart1grp { 1271 fsl,pins = 1210 fsl,pins = 1272 <MX8MP_IOMUXC_SAI2_RX 1211 <MX8MP_IOMUXC_SAI2_RXD0__UART1_DCE_RTS 0x1c4>, /* SODIMM 135 */ 1273 <MX8MP_IOMUXC_SAI2_TX 1212 <MX8MP_IOMUXC_SAI2_TXFS__UART1_DCE_CTS 0x1c4>, /* SODIMM 133 */ 1274 <MX8MP_IOMUXC_UART1_R 1213 <MX8MP_IOMUXC_UART1_RXD__UART1_DCE_RX 0x1c4>, /* SODIMM 129 */ 1275 <MX8MP_IOMUXC_UART1_T 1214 <MX8MP_IOMUXC_UART1_TXD__UART1_DCE_TX 0x1c4>; /* SODIMM 131 */ 1276 }; 1215 }; 1277 1216 1278 pinctrl_uart2: uart2grp { 1217 pinctrl_uart2: uart2grp { 1279 fsl,pins = 1218 fsl,pins = 1280 <MX8MP_IOMUXC_SD1_DAT 1219 <MX8MP_IOMUXC_SD1_DATA4__UART2_DCE_RTS 0x1c4>, /* SODIMM 143 */ 1281 <MX8MP_IOMUXC_SD1_DAT 1220 <MX8MP_IOMUXC_SD1_DATA5__UART2_DCE_CTS 0x1c4>, /* SODIMM 141 */ 1282 <MX8MP_IOMUXC_UART2_R 1221 <MX8MP_IOMUXC_UART2_RXD__UART2_DCE_RX 0x1c4>, /* SODIMM 137 */ 1283 <MX8MP_IOMUXC_UART2_T 1222 <MX8MP_IOMUXC_UART2_TXD__UART2_DCE_TX 0x1c4>; /* SODIMM 139 */ 1284 }; 1223 }; 1285 1224 1286 pinctrl_uart3: uart3grp { 1225 pinctrl_uart3: uart3grp { 1287 fsl,pins = 1226 fsl,pins = 1288 <MX8MP_IOMUXC_UART3_R 1227 <MX8MP_IOMUXC_UART3_RXD__UART3_DCE_RX 0x1c4>, /* SODIMM 147 */ 1289 <MX8MP_IOMUXC_UART3_T 1228 <MX8MP_IOMUXC_UART3_TXD__UART3_DCE_TX 0x1c4>; /* SODIMM 149 */ 1290 }; 1229 }; 1291 1230 1292 /* Non-wifi usage only */ 1231 /* Non-wifi usage only */ 1293 pinctrl_uart4: uart4grp { 1232 pinctrl_uart4: uart4grp { 1294 fsl,pins = 1233 fsl,pins = 1295 <MX8MP_IOMUXC_UART4_R 1234 <MX8MP_IOMUXC_UART4_RXD__UART4_DCE_RX 0x1c4>, /* SODIMM 151 */ 1296 <MX8MP_IOMUXC_UART4_T 1235 <MX8MP_IOMUXC_UART4_TXD__UART4_DCE_TX 0x1c4>; /* SODIMM 153 */ 1297 }; 1236 }; 1298 1237 1299 pinctrl_usb1_vbus: usb1vbusgrp { 1238 pinctrl_usb1_vbus: usb1vbusgrp { 1300 fsl,pins = 1239 fsl,pins = 1301 <MX8MP_IOMUXC_GPIO1_I 1240 <MX8MP_IOMUXC_GPIO1_IO12__GPIO1_IO12 0x106>; /* SODIMM 155 */ 1302 }; 1241 }; 1303 1242 1304 /* USB_1_ID */ 1243 /* USB_1_ID */ 1305 pinctrl_usb_1_id: usb1idgrp { 1244 pinctrl_usb_1_id: usb1idgrp { 1306 fsl,pins = 1245 fsl,pins = 1307 <MX8MP_IOMUXC_SD1_RES 1246 <MX8MP_IOMUXC_SD1_RESET_B__GPIO2_IO10 0x1c4>; /* SODIMM 161 */ 1308 }; 1247 }; 1309 1248 1310 /* USB_1_OC# */ 1249 /* USB_1_OC# */ 1311 pinctrl_usb_1_oc_n: usb1ocngrp { 1250 pinctrl_usb_1_oc_n: usb1ocngrp { 1312 fsl,pins = 1251 fsl,pins = 1313 <MX8MP_IOMUXC_GPIO1_I 1252 <MX8MP_IOMUXC_GPIO1_IO13__USB1_OTG_OC 0x1c4>; /* SODIMM 157 */ 1314 }; 1253 }; 1315 1254 1316 pinctrl_usb2_vbus: usb2vbusgrp { 1255 pinctrl_usb2_vbus: usb2vbusgrp { 1317 fsl,pins = 1256 fsl,pins = 1318 <MX8MP_IOMUXC_GPIO1_I 1257 <MX8MP_IOMUXC_GPIO1_IO14__GPIO1_IO14 0x106>; /* SODIMM 185 */ 1319 }; 1258 }; 1320 1259 1321 /* On-module Wi-Fi */ 1260 /* On-module Wi-Fi */ 1322 pinctrl_usdhc1: usdhc1grp { 1261 pinctrl_usdhc1: usdhc1grp { 1323 fsl,pins = 1262 fsl,pins = 1324 <MX8MP_IOMUXC_SD1_CLK 1263 <MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK 0x190>, 1325 <MX8MP_IOMUXC_SD1_CMD 1264 <MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD 0x1d0>, 1326 <MX8MP_IOMUXC_SD1_DAT 1265 <MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0 0x1d0>, 1327 <MX8MP_IOMUXC_SD1_DAT 1266 <MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1 0x1d0>, 1328 <MX8MP_IOMUXC_SD1_DAT 1267 <MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2 0x1d0>, 1329 <MX8MP_IOMUXC_SD1_DAT 1268 <MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3 0x1d0>; 1330 }; 1269 }; 1331 1270 1332 pinctrl_usdhc1_100mhz: usdhc1-100mhzg 1271 pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp { 1333 fsl,pins = 1272 fsl,pins = 1334 <MX8MP_IOMUXC_SD1_CLK 1273 <MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK 0x194>, 1335 <MX8MP_IOMUXC_SD1_CMD 1274 <MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD 0x1d4>, 1336 <MX8MP_IOMUXC_SD1_DAT 1275 <MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0 0x1d4>, 1337 <MX8MP_IOMUXC_SD1_DAT 1276 <MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1 0x1d4>, 1338 <MX8MP_IOMUXC_SD1_DAT 1277 <MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2 0x1d4>, 1339 <MX8MP_IOMUXC_SD1_DAT 1278 <MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3 0x1d4>; 1340 }; 1279 }; 1341 1280 1342 pinctrl_usdhc1_200mhz: usdhc1-200mhzg 1281 pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp { 1343 fsl,pins = 1282 fsl,pins = 1344 <MX8MP_IOMUXC_SD1_CLK 1283 <MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK 0x196>, 1345 <MX8MP_IOMUXC_SD1_CMD 1284 <MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD 0x1d6>, 1346 <MX8MP_IOMUXC_SD1_DAT 1285 <MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0 0x1d6>, 1347 <MX8MP_IOMUXC_SD1_DAT 1286 <MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1 0x1d6>, 1348 <MX8MP_IOMUXC_SD1_DAT 1287 <MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2 0x1d6>, 1349 <MX8MP_IOMUXC_SD1_DAT 1288 <MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3 0x1d6>; 1350 }; 1289 }; 1351 1290 1352 pinctrl_usdhc2_cd: usdhc2cdgrp { 1291 pinctrl_usdhc2_cd: usdhc2cdgrp { 1353 fsl,pins = 1292 fsl,pins = 1354 <MX8MP_IOMUXC_SD2_CD_ 1293 <MX8MP_IOMUXC_SD2_CD_B__GPIO2_IO12 0x1c4>; /* SODIMM 84 */ 1355 }; 1294 }; 1356 1295 1357 pinctrl_usdhc2_cd_sleep: usdhc2cdslpg 1296 pinctrl_usdhc2_cd_sleep: usdhc2cdslpgrp { 1358 fsl,pins = 1297 fsl,pins = 1359 <MX8MP_IOMUXC_SD2_CD_ 1298 <MX8MP_IOMUXC_SD2_CD_B__GPIO2_IO12 0x0>; /* SODIMM 84 */ 1360 }; 1299 }; 1361 1300 1362 pinctrl_usdhc2_pwr_en: usdhc2pwrengrp 1301 pinctrl_usdhc2_pwr_en: usdhc2pwrengrp { 1363 fsl,pins = 1302 fsl,pins = 1364 <MX8MP_IOMUXC_SAI2_RX 1303 <MX8MP_IOMUXC_SAI2_RXC__GPIO4_IO22 0x4>; /* SODIMM 76 */ 1365 }; 1304 }; 1366 1305 1367 pinctrl_usdhc2: usdhc2grp { 1306 pinctrl_usdhc2: usdhc2grp { 1368 fsl,pins = 1307 fsl,pins = 1369 <MX8MP_IOMUXC_GPIO1_I 1308 <MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0x4>, /* PMIC_USDHC_VSELECT */ 1370 <MX8MP_IOMUXC_SD2_CLK 1309 <MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x190>, /* SODIMM 78 */ 1371 <MX8MP_IOMUXC_SD2_CMD 1310 <MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x1d0>, /* SODIMM 74 */ 1372 <MX8MP_IOMUXC_SD2_DAT 1311 <MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x1d0>, /* SODIMM 80 */ 1373 <MX8MP_IOMUXC_SD2_DAT 1312 <MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d0>, /* SODIMM 82 */ 1374 <MX8MP_IOMUXC_SD2_DAT 1313 <MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d0>, /* SODIMM 70 */ 1375 <MX8MP_IOMUXC_SD2_DAT 1314 <MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d0>; /* SODIMM 72 */ 1376 }; 1315 }; 1377 1316 1378 pinctrl_usdhc2_100mhz: usdhc2-100mhzg 1317 pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp { 1379 fsl,pins = 1318 fsl,pins = 1380 <MX8MP_IOMUXC_GPIO1_I 1319 <MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0x4>, 1381 <MX8MP_IOMUXC_SD2_CLK 1320 <MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x194>, 1382 <MX8MP_IOMUXC_SD2_CMD 1321 <MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x1d4>, 1383 <MX8MP_IOMUXC_SD2_DAT 1322 <MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x1d4>, 1384 <MX8MP_IOMUXC_SD2_DAT 1323 <MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d4>, 1385 <MX8MP_IOMUXC_SD2_DAT 1324 <MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d4>, 1386 <MX8MP_IOMUXC_SD2_DAT 1325 <MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d4>; 1387 }; 1326 }; 1388 1327 1389 pinctrl_usdhc2_200mhz: usdhc2-200mhzg 1328 pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp { 1390 fsl,pins = 1329 fsl,pins = 1391 <MX8MP_IOMUXC_GPIO1_I 1330 <MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0x4>, 1392 <MX8MP_IOMUXC_SD2_CLK 1331 <MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x196>, 1393 <MX8MP_IOMUXC_SD2_CMD 1332 <MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x1d6>, 1394 <MX8MP_IOMUXC_SD2_DAT 1333 <MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x1d6>, 1395 <MX8MP_IOMUXC_SD2_DAT 1334 <MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d6>, 1396 <MX8MP_IOMUXC_SD2_DAT 1335 <MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d6>, 1397 <MX8MP_IOMUXC_SD2_DAT 1336 <MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d6>; 1398 }; 1337 }; 1399 1338 1400 /* Avoid backfeeding with removed car 1339 /* Avoid backfeeding with removed card power */ 1401 pinctrl_usdhc2_sleep: usdhc2slpgrp { 1340 pinctrl_usdhc2_sleep: usdhc2slpgrp { 1402 fsl,pins = 1341 fsl,pins = 1403 <MX8MP_IOMUXC_GPIO1_I 1342 <MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0x0>, 1404 <MX8MP_IOMUXC_SD2_CLK 1343 <MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x100>, 1405 <MX8MP_IOMUXC_SD2_CMD 1344 <MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x100>, 1406 <MX8MP_IOMUXC_SD2_DAT 1345 <MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x100>, 1407 <MX8MP_IOMUXC_SD2_DAT 1346 <MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x100>, 1408 <MX8MP_IOMUXC_SD2_DAT 1347 <MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x100>, 1409 <MX8MP_IOMUXC_SD2_DAT 1348 <MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x100>; 1410 }; 1349 }; 1411 1350 1412 pinctrl_usdhc3: usdhc3grp { 1351 pinctrl_usdhc3: usdhc3grp { 1413 fsl,pins = 1352 fsl,pins = 1414 <MX8MP_IOMUXC_GPIO1_I 1353 <MX8MP_IOMUXC_GPIO1_IO09__USDHC3_RESET_B 0x1d1>, 1415 <MX8MP_IOMUXC_NAND_CE 1354 <MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x190>, 1416 <MX8MP_IOMUXC_NAND_CE 1355 <MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d0>, 1417 <MX8MP_IOMUXC_NAND_CE 1356 <MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d0>, 1418 <MX8MP_IOMUXC_NAND_CL 1357 <MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d0>, 1419 <MX8MP_IOMUXC_NAND_DA 1358 <MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d0>, 1420 <MX8MP_IOMUXC_NAND_DA 1359 <MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d0>, 1421 <MX8MP_IOMUXC_NAND_DA 1360 <MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d0>, 1422 <MX8MP_IOMUXC_NAND_DA 1361 <MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d0>, 1423 <MX8MP_IOMUXC_NAND_RE 1362 <MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d0>, 1424 <MX8MP_IOMUXC_NAND_WE 1363 <MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x190>, 1425 <MX8MP_IOMUXC_NAND_WP 1364 <MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d0>; 1426 }; 1365 }; 1427 1366 1428 pinctrl_usdhc3_100mhz: usdhc3-100mhzg 1367 pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp { 1429 fsl,pins = 1368 fsl,pins = 1430 <MX8MP_IOMUXC_GPIO1_I 1369 <MX8MP_IOMUXC_GPIO1_IO09__USDHC3_RESET_B 0x1d1>, 1431 <MX8MP_IOMUXC_NAND_CE 1370 <MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x194>, 1432 <MX8MP_IOMUXC_NAND_CE 1371 <MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d4>, 1433 <MX8MP_IOMUXC_NAND_CE 1372 <MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d4>, 1434 <MX8MP_IOMUXC_NAND_CL 1373 <MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d4>, 1435 <MX8MP_IOMUXC_NAND_DA 1374 <MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d4>, 1436 <MX8MP_IOMUXC_NAND_DA 1375 <MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d4>, 1437 <MX8MP_IOMUXC_NAND_DA 1376 <MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d4>, 1438 <MX8MP_IOMUXC_NAND_DA 1377 <MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d4>, 1439 <MX8MP_IOMUXC_NAND_RE 1378 <MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d4>, 1440 <MX8MP_IOMUXC_NAND_WE 1379 <MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x194>, 1441 <MX8MP_IOMUXC_NAND_WP 1380 <MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d4>; 1442 }; 1381 }; 1443 1382 1444 pinctrl_usdhc3_200mhz: usdhc3-200mhzg 1383 pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp { 1445 fsl,pins = 1384 fsl,pins = 1446 <MX8MP_IOMUXC_GPIO1_I 1385 <MX8MP_IOMUXC_GPIO1_IO09__USDHC3_RESET_B 0x1d1>, 1447 <MX8MP_IOMUXC_NAND_CE 1386 <MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x196>, 1448 <MX8MP_IOMUXC_NAND_CE 1387 <MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d2>, 1449 <MX8MP_IOMUXC_NAND_CE 1388 <MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d2>, 1450 <MX8MP_IOMUXC_NAND_CL 1389 <MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d2>, 1451 <MX8MP_IOMUXC_NAND_DA 1390 <MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d2>, 1452 <MX8MP_IOMUXC_NAND_DA 1391 <MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d2>, 1453 <MX8MP_IOMUXC_NAND_DA 1392 <MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d2>, 1454 <MX8MP_IOMUXC_NAND_DA 1393 <MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d2>, 1455 <MX8MP_IOMUXC_NAND_RE 1394 <MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d2>, 1456 <MX8MP_IOMUXC_NAND_WE 1395 <MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x196>, 1457 <MX8MP_IOMUXC_NAND_WP 1396 <MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d6>; 1458 }; 1397 }; 1459 1398 1460 pinctrl_wdog: wdoggrp { 1399 pinctrl_wdog: wdoggrp { 1461 fsl,pins = 1400 fsl,pins = 1462 <MX8MP_IOMUXC_GPIO1_I 1401 <MX8MP_IOMUXC_GPIO1_IO02__WDOG1_WDOG_B 0xc6>; /* PMIC_WDI */ 1463 }; 1402 }; 1464 1403 1465 pinctrl_bluetooth_ctrl: bluetoothctrl 1404 pinctrl_bluetooth_ctrl: bluetoothctrlgrp { 1466 fsl,pins = 1405 fsl,pins = 1467 <MX8MP_IOMUXC_SD1_DAT 1406 <MX8MP_IOMUXC_SD1_DATA6__GPIO2_IO08 0x1c4>; /* WIFI_WKUP_BT */ 1468 }; 1407 }; 1469 1408 1470 pinctrl_wifi_ctrl: wifictrlgrp { 1409 pinctrl_wifi_ctrl: wifictrlgrp { 1471 fsl,pins = 1410 fsl,pins = 1472 <MX8MP_IOMUXC_SD1_DAT 1411 <MX8MP_IOMUXC_SD1_DATA7__GPIO2_IO09 0x1c4>; /* WIFI_WKUP_WLAN */ 1473 }; 1412 }; 1474 1413 1475 pinctrl_wifi_i2s: wifii2sgrp { 1414 pinctrl_wifi_i2s: wifii2sgrp { 1476 fsl,pins = 1415 fsl,pins = 1477 <MX8MP_IOMUXC_SAI2_RX 1416 <MX8MP_IOMUXC_SAI2_RXFS__GPIO4_IO21 0x1d6>, /* WIFI_TX_SYNC */ 1478 <MX8MP_IOMUXC_SAI5_RX 1417 <MX8MP_IOMUXC_SAI5_RXD0__GPIO3_IO21 0x96>, /* WIFI_RX_DATA0 */ 1479 <MX8MP_IOMUXC_SAI5_RX 1418 <MX8MP_IOMUXC_SAI5_RXD2__GPIO3_IO23 0x1d6>, /* WIFI_TX_BCLK */ 1480 <MX8MP_IOMUXC_SAI5_RX 1419 <MX8MP_IOMUXC_SAI5_RXD3__GPIO3_IO24 0x1d6>; /* WIFI_TX_DATA0 */ 1481 }; 1420 }; 1482 1421 1483 pinctrl_wifi_pwr_en: wifipwrengrp { 1422 pinctrl_wifi_pwr_en: wifipwrengrp { 1484 fsl,pins = 1423 fsl,pins = 1485 <MX8MP_IOMUXC_SD1_STR 1424 <MX8MP_IOMUXC_SD1_STROBE__GPIO2_IO11 0x184>; /* PMIC_EN_WIFI */ 1486 }; 1425 }; 1487 }; 1426 };
Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.