~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/arm64/freescale/mba8xx.dtsi

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/arm64/freescale/mba8xx.dtsi (Version linux-6.12-rc7) and /scripts/dtc/include-prefixes/arm64/freescale/mba8xx.dtsi (Version linux-5.12.19)


  1 // SPDX-License-Identifier: (GPL-2.0-or-later     
  2 /*                                                
  3  * Copyright 2018-2023 TQ-Systems GmbH <linux@e    
  4  * D-82229 Seefeld, Germany.                      
  5  * Author: Alexander Stein                        
  6  */                                               
  7                                                   
  8 #include <dt-bindings/input/input.h>              
  9 #include <dt-bindings/leds/common.h>              
 10 #include <dt-bindings/net/ti-dp83867.h>           
 11                                                   
 12 / {                                               
 13         adc {                                     
 14                 compatible = "iio-hwmon";         
 15                 io-channels = <&adc0 0>, <&adc    
 16         };                                        
 17                                                   
 18         aliases {                                 
 19                 rtc0 = &pcf85063;                 
 20                 rtc1 = &rtc;                      
 21         };                                        
 22                                                   
 23         backlight_lvds: backlight-lvds {          
 24                 compatible = "pwm-backlight";     
 25                 pinctrl-names = "default";        
 26                 pinctrl-0 = <&pinctrl_bl_lvds>    
 27                 pwms = <&adma_pwm 0 5000000 0>    
 28                 brightness-levels = <0 4 8 16     
 29                 default-brightness-level = <7>    
 30                 power-supply = <&reg_12v0>;       
 31                 enable-gpios = <&lsio_gpio1 30    
 32                 status = "disabled";              
 33         };                                        
 34                                                   
 35         chosen {                                  
 36                 stdout-path = &lpuart1;           
 37         };                                        
 38                                                   
 39         gpio-keys {                               
 40                 compatible = "gpio-keys";         
 41                 pinctrl-names = "default";        
 42                 pinctrl-0 = <&pinctrl_gpiobutt    
 43                 autorepeat;                       
 44                                                   
 45                 switch-a {                        
 46                         label = "switcha";        
 47                         linux,code = <BTN_0>;     
 48                         gpios = <&lsio_gpio1 1    
 49                 };                                
 50                                                   
 51                 switch-b {                        
 52                         label = "switchb";        
 53                         linux,code = <BTN_1>;     
 54                         gpios = <&lsio_gpio1 1    
 55                 };                                
 56         };                                        
 57                                                   
 58         gpio-leds {                               
 59                 compatible = "gpio-leds";         
 60                                                   
 61                 led1 {                            
 62                         color = <LED_COLOR_ID_    
 63                         function = LED_FUNCTIO    
 64                         gpios = <&expander 1 G    
 65                         linux,default-trigger     
 66                 };                                
 67                                                   
 68                 led2 {                            
 69                         color = <LED_COLOR_ID_    
 70                         function = LED_FUNCTIO    
 71                         gpios = <&expander 2 G    
 72                         linux,default-trigger     
 73                 };                                
 74         };                                        
 75                                                   
 76         /* TODO LVDS panels */                    
 77                                                   
 78         reg_12v0: regulator-12v0 {                
 79                 compatible = "regulator-fixed"    
 80                 regulator-name = "V_12V";         
 81                 regulator-min-microvolt = <120    
 82                 regulator-max-microvolt = <120    
 83                 gpio = <&expander 6 GPIO_ACTIV    
 84                 enable-active-high;               
 85         };                                        
 86                                                   
 87         reg_pcie_1v5: regulator-pcie-1v5 {        
 88                 compatible = "regulator-fixed"    
 89                 regulator-name = "MBA8XX_PCIE_    
 90                 pinctrl-names = "default";        
 91                 pinctrl-0 = <&pinctrl_reg_pcie    
 92                 regulator-min-microvolt = <150    
 93                 regulator-max-microvolt = <150    
 94                 gpio = <&lsio_gpio0 30 GPIO_AC    
 95                 startup-delay-us = <1000>;        
 96                 enable-active-high;               
 97         };                                        
 98                                                   
 99         reg_pcie_3v3: regulator-pcie-3v3 {        
100                 compatible = "regulator-fixed"    
101                 regulator-name = "MBA8XX_PCIE_    
102                 pinctrl-names = "default";        
103                 pinctrl-0 = <&pinctrl_reg_pcie    
104                 regulator-min-microvolt = <330    
105                 regulator-max-microvolt = <330    
106                 gpio = <&lsio_gpio0 31 GPIO_AC    
107                 startup-delay-us = <1000>;        
108                 enable-active-high;               
109                 regulator-always-on;              
110         };                                        
111                                                   
112         reg_3v3_mb: regulator-usdhc2-vmmc {       
113                 compatible = "regulator-fixed"    
114                 regulator-name = "V_3V3_MB";      
115                 regulator-min-microvolt = <330    
116                 regulator-max-microvolt = <330    
117         };                                        
118                                                   
119         sound {                                   
120                 compatible = "fsl,imx-audio-tl    
121                 model = "tqm-tlv320aic32";        
122                 audio-codec = <&tlv320aic3x04>    
123                 ssi-controller = <&sai1>;         
124         };                                        
125 };                                                
126                                                   
127 &adc0 {                                           
128         pinctrl-names = "default";                
129         pinctrl-0 = <&pinctrl_adc0>;              
130         vref-supply = <&reg_1v8>;                 
131         #io-channel-cells = <1>;                  
132         status = "okay";                          
133 };                                                
134                                                   
135 &adma_pwm {                                       
136         pinctrl-names = "default";                
137         pinctrl-0 = <&pinctrl_admapwm>;           
138 };                                                
139                                                   
140 &fec1 {                                           
141         pinctrl-names = "default";                
142         pinctrl-0 = <&pinctrl_fec1>;              
143         phy-mode = "rgmii-id";                    
144         phy-handle = <&ethphy0>;                  
145         status = "okay";                          
146                                                   
147         mdio {                                    
148                 #address-cells = <1>;             
149                 #size-cells = <0>;                
150                                                   
151                 ethphy0: ethernet-phy@0 {         
152                         compatible = "ethernet    
153                         reg = <0>;                
154                         pinctrl-names = "defau    
155                         pinctrl-0 = <&pinctrl_    
156                         ti,rx-internal-delay =    
157                         ti,tx-internal-delay =    
158                         ti,fifo-depth = <DP838    
159                         ti,dp83867-rxctrl-stra    
160                         ti,clk-output-sel = <D    
161                         reset-gpios = <&lsio_g    
162                         reset-assert-us = <500    
163                         reset-deassert-us = <5    
164                         enet-phy-lane-no-swap;    
165                         interrupt-parent = <&l    
166                         interrupts = <0 IRQ_TY    
167                 };                                
168                                                   
169                 ethphy3: ethernet-phy@3 {         
170                         compatible = "ethernet    
171                         reg = <3>;                
172                         pinctrl-names = "defau    
173                         pinctrl-0 = <&pinctrl_    
174                         ti,rx-internal-delay =    
175                         ti,tx-internal-delay =    
176                         ti,fifo-depth = <DP838    
177                         ti,dp83867-rxctrl-stra    
178                         ti,clk-output-sel = <D    
179                         reset-gpios = <&lsio_g    
180                         reset-assert-us = <500    
181                         reset-deassert-us = <5    
182                         enet-phy-lane-no-swap;    
183                         interrupt-parent = <&l    
184                         interrupts = <1 IRQ_TY    
185                 };                                
186         };                                        
187 };                                                
188                                                   
189 &fec2 {                                           
190         pinctrl-names = "default";                
191         pinctrl-0 = <&pinctrl_fec2>;              
192         phy-mode = "rgmii-id";                    
193         phy-handle = <&ethphy3>;                  
194         status = "okay";                          
195 };                                                
196                                                   
197 &flexcan1 {                                       
198         pinctrl-names = "default";                
199         pinctrl-0 = <&pinctrl_can0>;              
200         xceiver-supply = <&reg_3v3>;              
201         status = "okay";                          
202 };                                                
203                                                   
204 &flexcan2 {                                       
205         pinctrl-names = "default";                
206         pinctrl-0 = <&pinctrl_can1>;              
207         xceiver-supply = <&reg_3v3>;              
208         status = "okay";                          
209 };                                                
210                                                   
211 &i2c1 {                                           
212         tlv320aic3x04: audio-codec@18 {           
213                 compatible = "ti,tlv320aic32x4    
214                 reg = <0x18>;                     
215                 clocks = <&mclkout0_lpcg 0>;      
216                 clock-names = "mclk";             
217                 iov-supply = <&reg_1v8>;          
218                 ldoin-supply = <&reg_3v3>;        
219         };                                        
220                                                   
221         se97b_1c: temperature-sensor@1c {         
222                 compatible = "nxp,se97b", "jed    
223                 reg = <0x1c>;                     
224         };                                        
225                                                   
226         at24c02_54: eeprom@54 {                   
227                 compatible = "nxp,se97b", "atm    
228                 reg = <0x54>;                     
229                 pagesize = <16>;                  
230                 vcc-supply = <&reg_3v3>;          
231         };                                        
232                                                   
233         expander: gpio@70 {                       
234                 compatible = "nxp,pca9538";       
235                 reg = <0x70>;                     
236                 pinctrl-names = "default";        
237                 pinctrl-0 = <&pinctrl_pca9538>    
238                 gpio-controller;                  
239                 #gpio-cells = <2>;                
240                 interrupt-parent = <&lsio_gpio    
241                 interrupts = <19 IRQ_TYPE_LEVE    
242                 interrupt-controller;             
243                 #interrupt-cells = <2>;           
244                 vcc-supply = <&reg_1v8>;          
245                                                   
246                 gpio-line-names = "", "LED_A",    
247                                   "LED_B", "",    
248                                   "DSI_EN", "U    
249                                   "V_12V_EN",     
250         };                                        
251 };                                                
252                                                   
253 &i2c2 {                                           
254         clock-frequency = <100000>;               
255         pinctrl-names = "default", "gpio";        
256         pinctrl-0 = <&pinctrl_lpi2c2>;            
257         pinctrl-1 = <&pinctrl_lpi2c2gpio>;        
258         scl-gpios = <&lsio_gpio1 31 (GPIO_ACTI    
259         sda-gpios = <&lsio_gpio2 0 (GPIO_ACTIV    
260         status = "okay";                          
261 };                                                
262                                                   
263 /* TODO LDB */                                    
264                                                   
265 &lpspi1 {                                         
266         pinctrl-names = "default";                
267         pinctrl-0 = <&pinctrl_spi1>;              
268         cs-gpios = <&lsio_gpio0 27 GPIO_ACTIVE    
269         status = "okay";                          
270 };                                                
271                                                   
272 &lpspi2 {                                         
273         pinctrl-names = "default";                
274         pinctrl-0 = <&pinctrl_spi2>;              
275         cs-gpios = <&lsio_gpio1 0 GPIO_ACTIVE_    
276         status = "okay";                          
277 };                                                
278                                                   
279 &lpspi3 {                                         
280         pinctrl-names = "default";                
281         pinctrl-0 = <&pinctrl_spi3>;              
282         num-cs = <2>;                             
283         cs-gpios = <&lsio_gpio0 16 GPIO_ACTIVE    
284         status = "okay";                          
285 };                                                
286                                                   
287 &lpuart1 {                                        
288         pinctrl-names = "default";                
289         pinctrl-0 = <&pinctrl_lpuart1>;           
290         status = "okay";                          
291 };                                                
292                                                   
293 &lpuart3 {                                        
294         pinctrl-names = "default";                
295         pinctrl-0 = <&pinctrl_lpuart3>;           
296         status = "okay";                          
297 };                                                
298                                                   
299 &lsio_gpio3 {                                     
300         pinctrl-names = "default";                
301         pinctrl-0 = <&pinctrl_lsgpio3>;           
302         gpio-line-names = "", "", "", "",         
303                           "", "", "", "",         
304                           "", "", "", "",         
305                           "", "", "", "X4_15",    
306                           "", "", "", "",         
307                           "", "", "", "",         
308                           "", "", "", "",         
309                           "", "", "", "";         
310 };                                                
311                                                   
312 /* TODO: Mini-PCIe */                             
313                                                   
314 &sai1 {                                           
315         assigned-clocks = <&clk IMX_SC_R_AUDIO    
316                           <&clk IMX_SC_R_AUDIO    
317                           <&clk IMX_SC_R_AUDIO    
318                           <&sai1_lpcg 0>;         
319         assigned-clock-rates = <786432000>, <4    
320         pinctrl-names = "default";                
321         pinctrl-0 = <&pinctrl_sai1>;              
322         status = "okay";                          
323 };                                                
324                                                   
325 &usbotg1 {                                        
326         pinctrl-names = "default";                
327         pinctrl-0 = <&pinctrl_usbotg1>;           
328         srp-disable;                              
329         hnp-disable;                              
330         adp-disable;                              
331         power-active-high;                        
332         over-current-active-low;                  
333         dr_mode = "otg";                          
334         status = "okay";                          
335 };                                                
336                                                   
337 &usbotg3 {                                        
338         status = "okay";                          
339 };                                                
340                                                   
341 &usbotg3_cdns3 {                                  
342         dr_mode = "host";                         
343         status = "okay";                          
344 };                                                
345                                                   
346 &usbphy1 {                                        
347         status = "okay";                          
348 };                                                
349                                                   
350 &usb3_phy {                                       
351         status = "okay";                          
352 };                                                
353                                                   
354 &usdhc2 {                                         
355         pinctrl-names = "default", "state_100m    
356         pinctrl-0 = <&pinctrl_usdhc2>, <&pinct    
357         pinctrl-1 = <&pinctrl_usdhc2_100mhz>,     
358         pinctrl-2 = <&pinctrl_usdhc2_200mhz>,     
359         bus-width = <4>;                          
360         cd-gpios = <&lsio_gpio4 22 GPIO_ACTIVE    
361         wp-gpios = <&lsio_gpio4 21 GPIO_ACTIVE    
362         vmmc-supply = <&reg_3v3_mb>;              
363         no-1-8-v;                                 
364         no-sdio;                                  
365         no-mmc;                                   
366         status = "okay";                          
367 };                                                
368                                                   
369 &iomuxc {                                         
370         pinctrl_adc0: adc0grp {                   
371                 fsl,pins = <IMX8QXP_ADC_IN0_AD    
372                            <IMX8QXP_ADC_IN1_AD    
373                            <IMX8QXP_ADC_IN2_AD    
374                            <IMX8QXP_ADC_IN3_AD    
375         };                                        
376                                                   
377         pinctrl_admapwm: admapwmgrp {             
378                 fsl,pins = <IMX8QXP_SPI0_CS1_A    
379         };                                        
380                                                   
381         pinctrl_bl_lvds: bllvdsgrp {              
382                 fsl,pins = <IMX8QXP_MIPI_DSI1_    
383         };                                        
384                                                   
385         pinctrl_can0: can0grp {                   
386                 fsl,pins = <IMX8QXP_UART0_RX_A    
387                            <IMX8QXP_UART0_TX_A    
388         };                                        
389                                                   
390         pinctrl_can1: can1grp {                   
391                 fsl,pins = <IMX8QXP_UART2_RX_A    
392                            <IMX8QXP_UART2_TX_A    
393         };                                        
394                                                   
395         pinctrl_ethphy0: ethphy0grp {             
396                 fsl,pins = <IMX8QXP_CSI_EN_LSI    
397                            <IMX8QXP_CSI_PCLK_L    
398         };                                        
399                                                   
400         pinctrl_ethphy3: ethphy3grp {             
401                 fsl,pins = <IMX8QXP_CSI_RESET_    
402                            <IMX8QXP_CSI_MCLK_L    
403         };                                        
404                                                   
405         pinctrl_fec1: fec1grp {                   
406                 fsl,pins = <IMX8QXP_ENET0_MDC_    
407                            <IMX8QXP_ENET0_MDIO    
408                            <IMX8QXP_ENET0_RGMI    
409                            <IMX8QXP_ENET0_RGMI    
410                            <IMX8QXP_ENET0_RGMI    
411                            <IMX8QXP_ENET0_RGMI    
412                            <IMX8QXP_ENET0_RGMI    
413                            <IMX8QXP_ENET0_RGMI    
414                            <IMX8QXP_ENET0_RGMI    
415                            <IMX8QXP_ENET0_RGMI    
416                            <IMX8QXP_ENET0_RGMI    
417                            <IMX8QXP_ENET0_RGMI    
418                            <IMX8QXP_ENET0_RGMI    
419                            <IMX8QXP_ENET0_RGMI    
420         };                                        
421                                                   
422         pinctrl_fec2: fec2grp {                   
423                 fsl,pins = <IMX8QXP_ESAI0_SCKR    
424                            <IMX8QXP_ESAI0_FSR_    
425                            <IMX8QXP_ESAI0_TX4_    
426                            <IMX8QXP_ESAI0_TX5_    
427                            <IMX8QXP_ESAI0_FST_    
428                            <IMX8QXP_ESAI0_SCKT    
429                            <IMX8QXP_ESAI0_TX0_    
430                            <IMX8QXP_SPDIF0_TX_    
431                            <IMX8QXP_SPDIF0_RX_    
432                            <IMX8QXP_ESAI0_TX3_    
433                            <IMX8QXP_ESAI0_TX2_    
434                            <IMX8QXP_ESAI0_TX1_    
435         };                                        
436                                                   
437         pinctrl_gpiobuttons: gpiobuttonsgrp {     
438                 fsl,pins = <IMX8QXP_ADC_IN5_LS    
439                            <IMX8QXP_ADC_IN4_LS    
440         };                                        
441                                                   
442         pinctrl_lpi2c2: lpi2c2grp {               
443                 fsl,pins = <IMX8QXP_MIPI_DSI1_    
444                            <IMX8QXP_MIPI_DSI1_    
445         };                                        
446                                                   
447         pinctrl_lpi2c2gpio: lpi2c2gpiogrp {       
448                 fsl,pins = <IMX8QXP_MIPI_DSI1_    
449                            <IMX8QXP_MIPI_DSI1_    
450         };                                        
451                                                   
452         pinctrl_lpuart1: lpuart1grp {             
453                 fsl,pins = <IMX8QXP_UART1_RX_A    
454                            <IMX8QXP_UART1_TX_A    
455         };                                        
456                                                   
457         pinctrl_lpuart3: lpuart3grp {             
458                 fsl,pins = <IMX8QXP_FLEXCAN2_R    
459                            <IMX8QXP_FLEXCAN2_T    
460         };                                        
461                                                   
462         pinctrl_lsgpio3: lsgpio3grp {             
463                 fsl,pins = <IMX8QXP_QSPI0A_SS1    
464         };                                        
465                                                   
466         pinctrl_pca9538: pca9538grp {             
467                 fsl,pins = <IMX8QXP_USDHC1_RES    
468         };                                        
469                                                   
470         pinctrl_pcieb: pcieagrp {                 
471                 fsl,pins = <IMX8QXP_PCIE_CTRL0    
472                            <IMX8QXP_PCIE_CTRL0    
473                            <IMX8QXP_PCIE_CTRL0    
474         };                                        
475                                                   
476         pinctrl_reg_pcie_1v5: regpcie1v5grp {     
477                 fsl,pins = <IMX8QXP_SAI1_RXC_L    
478         };                                        
479                                                   
480         pinctrl_reg_pcie_3v3: regpcie3v3grp {     
481                 fsl,pins = <IMX8QXP_SAI1_RXFS_    
482         };                                        
483                                                   
484         pinctrl_sai1: sai1grp {                   
485                 fsl,pins = <IMX8QXP_MCLK_OUT0_    
486                            <IMX8QXP_FLEXCAN0_R    
487                            <IMX8QXP_FLEXCAN0_T    
488                            <IMX8QXP_FLEXCAN1_R    
489                            <IMX8QXP_FLEXCAN1_T    
490         };                                        
491                                                   
492         pinctrl_spi1: spi1grp {                   
493                 fsl,pins = <IMX8QXP_SAI0_TXC_A    
494                            <IMX8QXP_SAI0_TXD_A    
495                            <IMX8QXP_SAI0_TXFS_    
496                            <IMX8QXP_SAI0_RXD_L    
497                            <IMX8QXP_SAI1_RXD_L    
498         };                                        
499                                                   
500         pinctrl_spi2: spi2grp {                   
501                 fsl,pins = <IMX8QXP_SPI2_SCK_A    
502                            <IMX8QXP_SPI2_SDI_A    
503                            <IMX8QXP_SPI2_SDO_A    
504                            <IMX8QXP_SPI2_CS0_L    
505         };                                        
506                                                   
507         pinctrl_spi3: spi3grp {                   
508                 fsl,pins = <IMX8QXP_SPI3_SCK_A    
509                            <IMX8QXP_SPI3_SDI_A    
510                            <IMX8QXP_SPI3_SDO_A    
511                            <IMX8QXP_SPI3_CS0_L    
512                            <IMX8QXP_SPI3_CS1_A    
513         };                                        
514                                                   
515         pinctrl_usbotg1: usbotg1grp {             
516                 fsl,pins = <IMX8QXP_USB_SS3_TC    
517                            <IMX8QXP_USB_SS3_TC    
518         };                                        
519                                                   
520         pinctrl_usdhc2_gpio: usdhc2gpiogrp {      
521                 fsl,pins = <IMX8QXP_USDHC1_WP_    
522                            <IMX8QXP_USDHC1_CD_    
523         };                                        
524                                                   
525         pinctrl_usdhc2: usdhc2grp {               
526                 fsl,pins = <IMX8QXP_USDHC1_CLK    
527                            <IMX8QXP_USDHC1_CMD    
528                            <IMX8QXP_USDHC1_DAT    
529                            <IMX8QXP_USDHC1_DAT    
530                            <IMX8QXP_USDHC1_DAT    
531                            <IMX8QXP_USDHC1_DAT    
532                            <IMX8QXP_USDHC1_VSE    
533         };                                        
534                                                   
535         pinctrl_usdhc2_100mhz: usdhc2-100mhzgr    
536                 fsl,pins = <IMX8QXP_USDHC1_CLK    
537                            <IMX8QXP_USDHC1_CMD    
538                            <IMX8QXP_USDHC1_DAT    
539                            <IMX8QXP_USDHC1_DAT    
540                            <IMX8QXP_USDHC1_DAT    
541                            <IMX8QXP_USDHC1_DAT    
542                            <IMX8QXP_USDHC1_VSE    
543         };                                        
544                                                   
545         pinctrl_usdhc2_200mhz: usdhc2-200mhzgr    
546                 fsl,pins = <IMX8QXP_USDHC1_CLK    
547                            <IMX8QXP_USDHC1_CMD    
548                            <IMX8QXP_USDHC1_DAT    
549                            <IMX8QXP_USDHC1_DAT    
550                            <IMX8QXP_USDHC1_DAT    
551                            <IMX8QXP_USDHC1_DAT    
552                            <IMX8QXP_USDHC1_VSE    
553         };                                        
554 };                                                
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php