1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT) 1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2 /* 2 /* 3 * Copyright (C) 2019 Marvell Technology Group 3 * Copyright (C) 2019 Marvell Technology Group Ltd. 4 * 4 * 5 * Device Tree file for Marvell Armada AP80x. 5 * Device Tree file for Marvell Armada AP80x. 6 */ 6 */ 7 7 8 #include <dt-bindings/interrupt-controller/arm 8 #include <dt-bindings/interrupt-controller/arm-gic.h> 9 #include <dt-bindings/thermal/thermal.h> 9 #include <dt-bindings/thermal/thermal.h> 10 10 11 /dts-v1/; 11 /dts-v1/; 12 12 13 / { 13 / { 14 #address-cells = <2>; 14 #address-cells = <2>; 15 #size-cells = <2>; 15 #size-cells = <2>; 16 16 17 aliases { 17 aliases { 18 serial0 = &uart0; 18 serial0 = &uart0; 19 serial1 = &uart1; 19 serial1 = &uart1; 20 gpio0 = &ap_gpio; 20 gpio0 = &ap_gpio; 21 spi0 = &spi0; 21 spi0 = &spi0; 22 }; 22 }; 23 23 24 psci { 24 psci { 25 compatible = "arm,psci-0.2"; 25 compatible = "arm,psci-0.2"; 26 method = "smc"; 26 method = "smc"; 27 }; 27 }; 28 28 29 reserved-memory { 29 reserved-memory { 30 #address-cells = <2>; 30 #address-cells = <2>; 31 #size-cells = <2>; 31 #size-cells = <2>; 32 ranges; 32 ranges; 33 33 34 /* 34 /* 35 * This area matches the mappi 35 * This area matches the mapping done with a 36 * mainline U-Boot, and should 36 * mainline U-Boot, and should be updated by the 37 * bootloader. 37 * bootloader. 38 */ 38 */ 39 39 40 psci-area@4000000 { 40 psci-area@4000000 { 41 reg = <0x0 0x4000000 0 41 reg = <0x0 0x4000000 0x0 0x200000>; 42 no-map; 42 no-map; 43 }; 43 }; 44 << 45 tee@4400000 { << 46 reg = <0 0x4400000 0 0 << 47 no-map; << 48 }; << 49 }; 44 }; 50 45 51 AP_NAME { 46 AP_NAME { 52 #address-cells = <2>; 47 #address-cells = <2>; 53 #size-cells = <2>; 48 #size-cells = <2>; 54 compatible = "simple-bus"; 49 compatible = "simple-bus"; 55 interrupt-parent = <&gic>; 50 interrupt-parent = <&gic>; 56 ranges; 51 ranges; 57 52 58 config-space@f0000000 { 53 config-space@f0000000 { 59 #address-cells = <1>; 54 #address-cells = <1>; 60 #size-cells = <1>; 55 #size-cells = <1>; 61 compatible = "simple-b 56 compatible = "simple-bus"; 62 ranges = <0x0 0x0 0xf0 57 ranges = <0x0 0x0 0xf0000000 0x1000000>; 63 58 64 smmu: iommu@100000 { !! 59 smmu: iommu@5000000 { 65 compatible = " 60 compatible = "marvell,ap806-smmu-500", "arm,mmu-500"; 66 reg = <0x10000 61 reg = <0x100000 0x100000>; 67 dma-coherent; 62 dma-coherent; 68 #iommu-cells = 63 #iommu-cells = <1>; 69 #global-interr 64 #global-interrupts = <1>; 70 interrupts = < 65 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 71 < 66 <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 72 < 67 <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 73 < 68 <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 74 < 69 <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 75 < 70 <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 76 < 71 <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 77 < 72 <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 78 < 73 <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 79 status = "disa 74 status = "disabled"; 80 }; 75 }; 81 76 82 gic: interrupt-control 77 gic: interrupt-controller@210000 { 83 compatible = " 78 compatible = "arm,gic-400"; 84 #interrupt-cel 79 #interrupt-cells = <3>; 85 #address-cells 80 #address-cells = <1>; 86 #size-cells = 81 #size-cells = <1>; 87 ranges; 82 ranges; 88 interrupt-cont 83 interrupt-controller; 89 interrupts = < 84 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 90 reg = <0x21000 85 reg = <0x210000 0x10000>, 91 <0x22000 86 <0x220000 0x20000>, 92 <0x24000 87 <0x240000 0x20000>, 93 <0x26000 88 <0x260000 0x20000>; 94 89 95 gic_v2m0: v2m@ 90 gic_v2m0: v2m@280000 { 96 compat 91 compatible = "arm,gic-v2m-frame"; 97 msi-co 92 msi-controller; 98 reg = 93 reg = <0x280000 0x1000>; 99 arm,ms 94 arm,msi-base-spi = <160>; 100 arm,ms 95 arm,msi-num-spis = <32>; 101 }; 96 }; 102 gic_v2m1: v2m@ 97 gic_v2m1: v2m@290000 { 103 compat 98 compatible = "arm,gic-v2m-frame"; 104 msi-co 99 msi-controller; 105 reg = 100 reg = <0x290000 0x1000>; 106 arm,ms 101 arm,msi-base-spi = <192>; 107 arm,ms 102 arm,msi-num-spis = <32>; 108 }; 103 }; 109 gic_v2m2: v2m@ 104 gic_v2m2: v2m@2a0000 { 110 compat 105 compatible = "arm,gic-v2m-frame"; 111 msi-co 106 msi-controller; 112 reg = 107 reg = <0x2a0000 0x1000>; 113 arm,ms 108 arm,msi-base-spi = <224>; 114 arm,ms 109 arm,msi-num-spis = <32>; 115 }; 110 }; 116 gic_v2m3: v2m@ 111 gic_v2m3: v2m@2b0000 { 117 compat 112 compatible = "arm,gic-v2m-frame"; 118 msi-co 113 msi-controller; 119 reg = 114 reg = <0x2b0000 0x1000>; 120 arm,ms 115 arm,msi-base-spi = <256>; 121 arm,ms 116 arm,msi-num-spis = <32>; 122 }; 117 }; 123 }; 118 }; 124 119 125 timer { 120 timer { 126 compatible = " 121 compatible = "arm,armv8-timer"; 127 interrupts = < 122 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 128 < 123 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 129 < 124 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 130 < 125 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 131 }; 126 }; 132 127 133 pmu { 128 pmu { 134 compatible = " 129 compatible = "arm,cortex-a72-pmu"; 135 interrupt-pare 130 interrupt-parent = <&pic>; 136 interrupts = < 131 interrupts = <17>; 137 }; 132 }; 138 133 139 odmi: odmi@300000 { 134 odmi: odmi@300000 { 140 compatible = " 135 compatible = "marvell,odmi-controller"; 141 msi-controller 136 msi-controller; 142 marvell,odmi-f 137 marvell,odmi-frames = <4>; 143 reg = <0x30000 138 reg = <0x300000 0x4000>, 144 <0x30400 139 <0x304000 0x4000>, 145 <0x30800 140 <0x308000 0x4000>, 146 <0x30C00 141 <0x30C000 0x4000>; 147 marvell,spi-ba 142 marvell,spi-base = <128>, <136>, <144>, <152>; 148 }; 143 }; 149 144 150 gicp: gicp@3f0040 { 145 gicp: gicp@3f0040 { 151 compatible = " 146 compatible = "marvell,ap806-gicp"; 152 reg = <0x3f004 147 reg = <0x3f0040 0x10>; 153 marvell,spi-ra 148 marvell,spi-ranges = <64 64>, <288 64>; 154 msi-controller 149 msi-controller; 155 }; 150 }; 156 151 157 pic: interrupt-control 152 pic: interrupt-controller@3f0100 { 158 compatible = " 153 compatible = "marvell,armada-8k-pic"; 159 reg = <0x3f010 154 reg = <0x3f0100 0x10>; 160 #interrupt-cel 155 #interrupt-cells = <1>; 161 interrupt-cont 156 interrupt-controller; 162 interrupts = < 157 interrupts = <GIC_PPI 15 IRQ_TYPE_LEVEL_HIGH>; 163 }; 158 }; 164 159 165 sei: interrupt-control 160 sei: interrupt-controller@3f0200 { 166 compatible = " 161 compatible = "marvell,ap806-sei"; 167 reg = <0x3f020 162 reg = <0x3f0200 0x40>; 168 interrupts = < 163 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>; 169 #interrupt-cel 164 #interrupt-cells = <1>; 170 interrupt-cont 165 interrupt-controller; 171 msi-controller 166 msi-controller; 172 }; 167 }; 173 168 174 xor@400000 { 169 xor@400000 { 175 compatible = " 170 compatible = "marvell,armada-7k-xor", "marvell,xor-v2"; 176 reg = <0x40000 171 reg = <0x400000 0x1000>, 177 <0x41000 172 <0x410000 0x1000>; 178 msi-parent = < 173 msi-parent = <&gic_v2m0>; 179 clocks = <&ap_ 174 clocks = <&ap_clk 3>; 180 dma-coherent; 175 dma-coherent; 181 }; 176 }; 182 177 183 xor@420000 { 178 xor@420000 { 184 compatible = " 179 compatible = "marvell,armada-7k-xor", "marvell,xor-v2"; 185 reg = <0x42000 180 reg = <0x420000 0x1000>, 186 <0x43000 181 <0x430000 0x1000>; 187 msi-parent = < 182 msi-parent = <&gic_v2m0>; 188 clocks = <&ap_ 183 clocks = <&ap_clk 3>; 189 dma-coherent; 184 dma-coherent; 190 }; 185 }; 191 186 192 xor@440000 { 187 xor@440000 { 193 compatible = " 188 compatible = "marvell,armada-7k-xor", "marvell,xor-v2"; 194 reg = <0x44000 189 reg = <0x440000 0x1000>, 195 <0x45000 190 <0x450000 0x1000>; 196 msi-parent = < 191 msi-parent = <&gic_v2m0>; 197 clocks = <&ap_ 192 clocks = <&ap_clk 3>; 198 dma-coherent; 193 dma-coherent; 199 }; 194 }; 200 195 201 xor@460000 { 196 xor@460000 { 202 compatible = " 197 compatible = "marvell,armada-7k-xor", "marvell,xor-v2"; 203 reg = <0x46000 198 reg = <0x460000 0x1000>, 204 <0x47000 199 <0x470000 0x1000>; 205 msi-parent = < 200 msi-parent = <&gic_v2m0>; 206 clocks = <&ap_ 201 clocks = <&ap_clk 3>; 207 dma-coherent; 202 dma-coherent; 208 }; 203 }; 209 204 210 spi0: spi@510600 { 205 spi0: spi@510600 { 211 compatible = " 206 compatible = "marvell,armada-380-spi"; 212 reg = <0x51060 207 reg = <0x510600 0x50>; 213 #address-cells 208 #address-cells = <1>; 214 #size-cells = 209 #size-cells = <0>; 215 interrupts = < 210 interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 216 clocks = <&ap_ 211 clocks = <&ap_clk 3>; 217 status = "disa 212 status = "disabled"; 218 }; 213 }; 219 214 220 i2c0: i2c@511000 { 215 i2c0: i2c@511000 { 221 compatible = " 216 compatible = "marvell,mv78230-i2c"; 222 reg = <0x51100 217 reg = <0x511000 0x20>; 223 #address-cells 218 #address-cells = <1>; 224 #size-cells = 219 #size-cells = <0>; 225 interrupts = < 220 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 226 clocks = <&ap_ 221 clocks = <&ap_clk 3>; 227 status = "disa 222 status = "disabled"; 228 }; 223 }; 229 224 230 uart0: serial@512000 { 225 uart0: serial@512000 { 231 compatible = " 226 compatible = "snps,dw-apb-uart"; 232 reg = <0x51200 227 reg = <0x512000 0x100>; 233 reg-shift = <2 228 reg-shift = <2>; 234 interrupts = < 229 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 235 reg-io-width = 230 reg-io-width = <1>; 236 clocks = <&ap_ 231 clocks = <&ap_clk 3>; 237 status = "disa 232 status = "disabled"; 238 }; 233 }; 239 234 240 uart1: serial@512100 { 235 uart1: serial@512100 { 241 compatible = " 236 compatible = "snps,dw-apb-uart"; 242 reg = <0x51210 237 reg = <0x512100 0x100>; 243 reg-shift = <2 238 reg-shift = <2>; 244 interrupts = < 239 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 245 reg-io-width = 240 reg-io-width = <1>; 246 clocks = <&ap_ 241 clocks = <&ap_clk 3>; 247 status = "disa 242 status = "disabled"; 248 243 249 }; 244 }; 250 245 251 watchdog: watchdog@610 246 watchdog: watchdog@610000 { 252 compatible = " 247 compatible = "arm,sbsa-gwdt"; 253 reg = <0x61000 248 reg = <0x610000 0x1000>, <0x600000 0x1000>; 254 interrupts = < 249 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 255 }; 250 }; 256 251 257 ap_sdhci0: mmc@6e0000 252 ap_sdhci0: mmc@6e0000 { 258 compatible = " 253 compatible = "marvell,armada-ap806-sdhci"; 259 reg = <0x6e000 254 reg = <0x6e0000 0x300>; 260 interrupts = < 255 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 261 clock-names = 256 clock-names = "core"; 262 clocks = <&ap_ 257 clocks = <&ap_clk 4>; 263 dma-coherent; 258 dma-coherent; 264 marvell,xenon- 259 marvell,xenon-phy-slow-mode; 265 status = "disa 260 status = "disabled"; 266 }; 261 }; 267 262 268 ap_syscon0: system-con 263 ap_syscon0: system-controller@6f4000 { 269 compatible = " 264 compatible = "syscon", "simple-mfd"; 270 reg = <0x6f400 265 reg = <0x6f4000 0x2000>; 271 266 272 ap_pinctrl: pi 267 ap_pinctrl: pinctrl { 273 compat 268 compatible = "marvell,ap806-pinctrl"; 274 269 275 uart0_ 270 uart0_pins: uart0-pins { 276 271 marvell,pins = "mpp11", "mpp19"; 277 272 marvell,function = "uart0"; 278 }; 273 }; 279 }; 274 }; 280 275 281 ap_gpio: gpio@ 276 ap_gpio: gpio@1040 { 282 compat 277 compatible = "marvell,armada-8k-gpio"; 283 offset 278 offset = <0x1040>; 284 ngpios 279 ngpios = <20>; 285 gpio-c 280 gpio-controller; 286 #gpio- 281 #gpio-cells = <2>; 287 gpio-r 282 gpio-ranges = <&ap_pinctrl 0 0 20>; 288 marvel 283 marvell,pwm-offset = <0x10c0>; 289 #pwm-c 284 #pwm-cells = <2>; 290 clocks 285 clocks = <&ap_clk 3>; 291 }; 286 }; 292 }; 287 }; 293 288 294 ap_syscon1: system-con 289 ap_syscon1: system-controller@6f8000 { 295 compatible = " 290 compatible = "syscon", "simple-mfd"; 296 reg = <0x6f800 291 reg = <0x6f8000 0x1000>; 297 #address-cells 292 #address-cells = <1>; 298 #size-cells = 293 #size-cells = <1>; 299 294 300 ap_thermal: th 295 ap_thermal: thermal-sensor@80 { 301 compat 296 compatible = "marvell,armada-ap806-thermal"; 302 reg = 297 reg = <0x80 0x10>; 303 interr 298 interrupt-parent = <&sei>; 304 interr 299 interrupts = <18>; 305 #therm 300 #thermal-sensor-cells = <1>; 306 }; 301 }; 307 }; 302 }; 308 }; 303 }; 309 }; 304 }; 310 305 311 /* 306 /* 312 * The thermal IP features one interna 307 * The thermal IP features one internal sensor plus, if applicable, one 313 * remote channel wired to one sensor 308 * remote channel wired to one sensor per CPU. 314 * 309 * 315 * Only one thermal zone per AP/CP may 310 * Only one thermal zone per AP/CP may trigger interrupts at a time, the 316 * first one that will have a critical 311 * first one that will have a critical trip point will be chosen. 317 */ 312 */ 318 thermal-zones { 313 thermal-zones { 319 ap_thermal_ic: ap-ic-thermal { !! 314 ap_thermal_ic: ap-thermal-ic { 320 polling-delay-passive 315 polling-delay-passive = <0>; /* Interrupt driven */ 321 polling-delay = <0>; / 316 polling-delay = <0>; /* Interrupt driven */ 322 317 323 thermal-sensors = <&ap 318 thermal-sensors = <&ap_thermal 0>; 324 319 325 trips { 320 trips { 326 ap_crit: ap-cr 321 ap_crit: ap-crit { 327 temper 322 temperature = <100000>; /* mC degrees */ 328 hyster 323 hysteresis = <2000>; /* mC degrees */ 329 type = 324 type = "critical"; 330 }; 325 }; 331 }; 326 }; 332 327 333 cooling-maps { }; 328 cooling-maps { }; 334 }; 329 }; 335 330 336 ap_thermal_cpu0: ap-cpu0-therm !! 331 ap_thermal_cpu0: ap-thermal-cpu0 { 337 polling-delay-passive 332 polling-delay-passive = <1000>; 338 polling-delay = <1000> 333 polling-delay = <1000>; 339 334 340 thermal-sensors = <&ap 335 thermal-sensors = <&ap_thermal 1>; 341 336 342 trips { 337 trips { 343 cpu0_hot: cpu0 338 cpu0_hot: cpu0-hot { 344 temper 339 temperature = <85000>; 345 hyster 340 hysteresis = <2000>; 346 type = 341 type = "passive"; 347 }; 342 }; 348 cpu0_emerg: cp 343 cpu0_emerg: cpu0-emerg { 349 temper 344 temperature = <95000>; 350 hyster 345 hysteresis = <2000>; 351 type = 346 type = "passive"; 352 }; 347 }; 353 }; 348 }; 354 349 355 cooling-maps { 350 cooling-maps { 356 map0_hot: map0 351 map0_hot: map0-hot { 357 trip = 352 trip = <&cpu0_hot>; 358 coolin 353 cooling-device = <&cpu0 1 2>, 359 354 <&cpu1 1 2>; 360 }; 355 }; 361 map0_emerg: ma 356 map0_emerg: map0-ermerg { 362 trip = 357 trip = <&cpu0_emerg>; 363 coolin 358 cooling-device = <&cpu0 3 3>, 364 359 <&cpu1 3 3>; 365 }; 360 }; 366 }; 361 }; 367 }; 362 }; 368 363 369 ap_thermal_cpu1: ap-cpu1-therm !! 364 ap_thermal_cpu1: ap-thermal-cpu1 { 370 polling-delay-passive 365 polling-delay-passive = <1000>; 371 polling-delay = <1000> 366 polling-delay = <1000>; 372 367 373 thermal-sensors = <&ap 368 thermal-sensors = <&ap_thermal 2>; 374 369 375 trips { 370 trips { 376 cpu1_hot: cpu1 371 cpu1_hot: cpu1-hot { 377 temper 372 temperature = <85000>; 378 hyster 373 hysteresis = <2000>; 379 type = 374 type = "passive"; 380 }; 375 }; 381 cpu1_emerg: cp 376 cpu1_emerg: cpu1-emerg { 382 temper 377 temperature = <95000>; 383 hyster 378 hysteresis = <2000>; 384 type = 379 type = "passive"; 385 }; 380 }; 386 }; 381 }; 387 382 388 cooling-maps { 383 cooling-maps { 389 map1_hot: map1 384 map1_hot: map1-hot { 390 trip = 385 trip = <&cpu1_hot>; 391 coolin 386 cooling-device = <&cpu0 1 2>, 392 387 <&cpu1 1 2>; 393 }; 388 }; 394 map1_emerg: ma 389 map1_emerg: map1-emerg { 395 trip = 390 trip = <&cpu1_emerg>; 396 coolin 391 cooling-device = <&cpu0 3 3>, 397 392 <&cpu1 3 3>; 398 }; 393 }; 399 }; 394 }; 400 }; 395 }; 401 396 402 ap_thermal_cpu2: ap-cpu2-therm !! 397 ap_thermal_cpu2: ap-thermal-cpu2 { 403 polling-delay-passive 398 polling-delay-passive = <1000>; 404 polling-delay = <1000> 399 polling-delay = <1000>; 405 400 406 thermal-sensors = <&ap 401 thermal-sensors = <&ap_thermal 3>; 407 402 408 trips { 403 trips { 409 cpu2_hot: cpu2 404 cpu2_hot: cpu2-hot { 410 temper 405 temperature = <85000>; 411 hyster 406 hysteresis = <2000>; 412 type = 407 type = "passive"; 413 }; 408 }; 414 cpu2_emerg: cp 409 cpu2_emerg: cpu2-emerg { 415 temper 410 temperature = <95000>; 416 hyster 411 hysteresis = <2000>; 417 type = 412 type = "passive"; 418 }; 413 }; 419 }; 414 }; 420 415 421 cooling-maps { 416 cooling-maps { 422 map2_hot: map2 417 map2_hot: map2-hot { 423 trip = 418 trip = <&cpu2_hot>; 424 coolin 419 cooling-device = <&cpu2 1 2>, 425 420 <&cpu3 1 2>; 426 }; 421 }; 427 map2_emerg: ma 422 map2_emerg: map2-emerg { 428 trip = 423 trip = <&cpu2_emerg>; 429 coolin 424 cooling-device = <&cpu2 3 3>, 430 425 <&cpu3 3 3>; 431 }; 426 }; 432 }; 427 }; 433 }; 428 }; 434 429 435 ap_thermal_cpu3: ap-cpu3-therm !! 430 ap_thermal_cpu3: ap-thermal-cpu3 { 436 polling-delay-passive 431 polling-delay-passive = <1000>; 437 polling-delay = <1000> 432 polling-delay = <1000>; 438 433 439 thermal-sensors = <&ap 434 thermal-sensors = <&ap_thermal 4>; 440 435 441 trips { 436 trips { 442 cpu3_hot: cpu3 437 cpu3_hot: cpu3-hot { 443 temper 438 temperature = <85000>; 444 hyster 439 hysteresis = <2000>; 445 type = 440 type = "passive"; 446 }; 441 }; 447 cpu3_emerg: cp 442 cpu3_emerg: cpu3-emerg { 448 temper 443 temperature = <95000>; 449 hyster 444 hysteresis = <2000>; 450 type = 445 type = "passive"; 451 }; 446 }; 452 }; 447 }; 453 448 454 cooling-maps { 449 cooling-maps { 455 map3_hot: map3 450 map3_hot: map3-bhot { 456 trip = 451 trip = <&cpu3_hot>; 457 coolin 452 cooling-device = <&cpu2 1 2>, 458 453 <&cpu3 1 2>; 459 }; 454 }; 460 map3_emerg: ma 455 map3_emerg: map3-emerg { 461 trip = 456 trip = <&cpu3_emerg>; 462 coolin 457 cooling-device = <&cpu2 3 3>, 463 458 <&cpu3 3 3>; 464 }; 459 }; 465 }; 460 }; 466 }; 461 }; 467 }; 462 }; 468 }; 463 };
Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.