1 // SPDX-License-Identifier: GPL-2.0 1 // SPDX-License-Identifier: GPL-2.0 2 #include <dt-bindings/clock/tegra210-car.h> 2 #include <dt-bindings/clock/tegra210-car.h> 3 #include <dt-bindings/gpio/tegra-gpio.h> 3 #include <dt-bindings/gpio/tegra-gpio.h> 4 #include <dt-bindings/memory/tegra210-mc.h> 4 #include <dt-bindings/memory/tegra210-mc.h> 5 #include <dt-bindings/pinctrl/pinctrl-tegra.h> 5 #include <dt-bindings/pinctrl/pinctrl-tegra.h> 6 #include <dt-bindings/pinctrl/pinctrl-tegra-io 6 #include <dt-bindings/pinctrl/pinctrl-tegra-io-pad.h> 7 #include <dt-bindings/reset/tegra210-car.h> 7 #include <dt-bindings/reset/tegra210-car.h> 8 #include <dt-bindings/interrupt-controller/arm 8 #include <dt-bindings/interrupt-controller/arm-gic.h> 9 #include <dt-bindings/thermal/tegra124-socther 9 #include <dt-bindings/thermal/tegra124-soctherm.h> 10 #include <dt-bindings/soc/tegra-pmc.h> 10 #include <dt-bindings/soc/tegra-pmc.h> 11 11 12 / { 12 / { 13 compatible = "nvidia,tegra210"; 13 compatible = "nvidia,tegra210"; 14 interrupt-parent = <&lic>; 14 interrupt-parent = <&lic>; 15 #address-cells = <2>; 15 #address-cells = <2>; 16 #size-cells = <2>; 16 #size-cells = <2>; 17 17 18 pcie@1003000 { 18 pcie@1003000 { 19 compatible = "nvidia,tegra210- 19 compatible = "nvidia,tegra210-pcie"; 20 device_type = "pci"; 20 device_type = "pci"; 21 reg = <0x0 0x01003000 0x0 0x00 !! 21 reg = <0x0 0x01003000 0x0 0x00000800 /* PADS registers */ 22 <0x0 0x01003800 0x0 0x00 !! 22 0x0 0x01003800 0x0 0x00000800 /* AFI registers */ 23 <0x0 0x02000000 0x0 0x10 !! 23 0x0 0x02000000 0x0 0x10000000>; /* configuration space */ 24 reg-names = "pads", "afi", "cs 24 reg-names = "pads", "afi", "cs"; 25 interrupts = <GIC_SPI 98 IRQ_T 25 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */ 26 <GIC_SPI 99 IRQ_T 26 <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */ 27 interrupt-names = "intr", "msi 27 interrupt-names = "intr", "msi"; 28 28 29 #interrupt-cells = <1>; 29 #interrupt-cells = <1>; 30 interrupt-map-mask = <0 0 0 0> 30 interrupt-map-mask = <0 0 0 0>; 31 interrupt-map = <0 0 0 0 &gic 31 interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 32 32 33 bus-range = <0x00 0xff>; 33 bus-range = <0x00 0xff>; 34 #address-cells = <3>; 34 #address-cells = <3>; 35 #size-cells = <2>; 35 #size-cells = <2>; 36 36 37 ranges = <0x02000000 0 0x01000 !! 37 ranges = <0x82000000 0 0x01000000 0x0 0x01000000 0 0x00001000 /* port 0 configuration space */ 38 <0x02000000 0 0x01001 !! 38 0x82000000 0 0x01001000 0x0 0x01001000 0 0x00001000 /* port 1 configuration space */ 39 <0x01000000 0 0x0 !! 39 0x81000000 0 0x0 0x0 0x12000000 0 0x00010000 /* downstream I/O (64 KiB) */ 40 <0x02000000 0 0x13000 !! 40 0x82000000 0 0x13000000 0x0 0x13000000 0 0x0d000000 /* non-prefetchable memory (208 MiB) */ 41 <0x42000000 0 0x20000 !! 41 0xc2000000 0 0x20000000 0x0 0x20000000 0 0x20000000>; /* prefetchable memory (512 MiB) */ 42 42 43 clocks = <&tegra_car TEGRA210_ 43 clocks = <&tegra_car TEGRA210_CLK_PCIE>, 44 <&tegra_car TEGRA210_ 44 <&tegra_car TEGRA210_CLK_AFI>, 45 <&tegra_car TEGRA210_ 45 <&tegra_car TEGRA210_CLK_PLL_E>, 46 <&tegra_car TEGRA210_ 46 <&tegra_car TEGRA210_CLK_CML0>; 47 clock-names = "pex", "afi", "p 47 clock-names = "pex", "afi", "pll_e", "cml"; 48 resets = <&tegra_car 70>, 48 resets = <&tegra_car 70>, 49 <&tegra_car 72>, 49 <&tegra_car 72>, 50 <&tegra_car 74>; 50 <&tegra_car 74>; 51 reset-names = "pex", "afi", "p 51 reset-names = "pex", "afi", "pcie_x"; 52 52 53 pinctrl-names = "default", "id 53 pinctrl-names = "default", "idle"; 54 pinctrl-0 = <&pex_dpd_disable> 54 pinctrl-0 = <&pex_dpd_disable>; 55 pinctrl-1 = <&pex_dpd_enable>; 55 pinctrl-1 = <&pex_dpd_enable>; 56 56 57 status = "disabled"; 57 status = "disabled"; 58 58 59 pci@1,0 { 59 pci@1,0 { 60 device_type = "pci"; 60 device_type = "pci"; 61 assigned-addresses = < 61 assigned-addresses = <0x82000800 0 0x01000000 0 0x1000>; 62 reg = <0x000800 0 0 0 62 reg = <0x000800 0 0 0 0>; 63 bus-range = <0x00 0xff 63 bus-range = <0x00 0xff>; 64 status = "disabled"; 64 status = "disabled"; 65 65 66 #address-cells = <3>; 66 #address-cells = <3>; 67 #size-cells = <2>; 67 #size-cells = <2>; 68 ranges; 68 ranges; 69 69 70 nvidia,num-lanes = <4> 70 nvidia,num-lanes = <4>; 71 }; 71 }; 72 72 73 pci@2,0 { 73 pci@2,0 { 74 device_type = "pci"; 74 device_type = "pci"; 75 assigned-addresses = < 75 assigned-addresses = <0x82001000 0 0x01001000 0 0x1000>; 76 reg = <0x001000 0 0 0 76 reg = <0x001000 0 0 0 0>; 77 bus-range = <0x00 0xff 77 bus-range = <0x00 0xff>; 78 status = "disabled"; 78 status = "disabled"; 79 79 80 #address-cells = <3>; 80 #address-cells = <3>; 81 #size-cells = <2>; 81 #size-cells = <2>; 82 ranges; 82 ranges; 83 83 84 nvidia,num-lanes = <1> 84 nvidia,num-lanes = <1>; 85 }; 85 }; 86 }; 86 }; 87 87 88 host1x@50000000 { 88 host1x@50000000 { 89 compatible = "nvidia,tegra210- !! 89 compatible = "nvidia,tegra210-host1x", "simple-bus"; 90 reg = <0x0 0x50000000 0x0 0x00 90 reg = <0x0 0x50000000 0x0 0x00034000>; 91 interrupts = <GIC_SPI 65 IRQ_T 91 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */ 92 <GIC_SPI 67 IRQ_T 92 <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */ 93 interrupt-names = "syncpt", "h << 94 clocks = <&tegra_car TEGRA210_ 93 clocks = <&tegra_car TEGRA210_CLK_HOST1X>; 95 clock-names = "host1x"; 94 clock-names = "host1x"; 96 resets = <&tegra_car 28>, <&mc !! 95 resets = <&tegra_car 28>; 97 reset-names = "host1x", "mc"; !! 96 reset-names = "host1x"; 98 97 99 #address-cells = <2>; 98 #address-cells = <2>; 100 #size-cells = <2>; 99 #size-cells = <2>; 101 100 102 ranges = <0x0 0x54000000 0x0 0 101 ranges = <0x0 0x54000000 0x0 0x54000000 0x0 0x01000000>; 103 102 104 iommus = <&mc TEGRA_SWGROUP_HC 103 iommus = <&mc TEGRA_SWGROUP_HC>; 105 104 106 dpaux1: dpaux@54040000 { 105 dpaux1: dpaux@54040000 { 107 compatible = "nvidia,t 106 compatible = "nvidia,tegra210-dpaux"; 108 reg = <0x0 0x54040000 107 reg = <0x0 0x54040000 0x0 0x00040000>; 109 interrupts = <GIC_SPI 108 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 110 clocks = <&tegra_car T 109 clocks = <&tegra_car TEGRA210_CLK_DPAUX1>, 111 <&tegra_car T 110 <&tegra_car TEGRA210_CLK_PLL_DP>; 112 clock-names = "dpaux", 111 clock-names = "dpaux", "parent"; 113 resets = <&tegra_car 2 112 resets = <&tegra_car 207>; 114 reset-names = "dpaux"; 113 reset-names = "dpaux"; 115 power-domains = <&pd_s 114 power-domains = <&pd_sor>; 116 status = "disabled"; 115 status = "disabled"; 117 116 118 state_dpaux1_aux: pinm 117 state_dpaux1_aux: pinmux-aux { 119 groups = "dpau 118 groups = "dpaux-io"; 120 function = "au 119 function = "aux"; 121 }; 120 }; 122 121 123 state_dpaux1_i2c: pinm 122 state_dpaux1_i2c: pinmux-i2c { 124 groups = "dpau 123 groups = "dpaux-io"; 125 function = "i2 124 function = "i2c"; 126 }; 125 }; 127 126 128 state_dpaux1_off: pinm 127 state_dpaux1_off: pinmux-off { 129 groups = "dpau 128 groups = "dpaux-io"; 130 function = "of 129 function = "off"; 131 }; 130 }; 132 131 133 i2c-bus { 132 i2c-bus { 134 #address-cells 133 #address-cells = <1>; 135 #size-cells = 134 #size-cells = <0>; 136 }; 135 }; 137 }; 136 }; 138 137 139 vi@54080000 { 138 vi@54080000 { 140 compatible = "nvidia,t 139 compatible = "nvidia,tegra210-vi"; 141 reg = <0x0 0x54080000 !! 140 reg = <0x0 0x54080000 0x0 0x00040000>; 142 interrupts = <GIC_SPI 141 interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 143 status = "disabled"; 142 status = "disabled"; 144 assigned-clocks = <&te << 145 assigned-clock-parents << 146 << 147 clocks = <&tegra_car T << 148 power-domains = <&pd_v << 149 << 150 #address-cells = <1>; << 151 #size-cells = <1>; << 152 << 153 ranges = <0x0 0x0 0x54 << 154 << 155 csi@838 { << 156 compatible = " << 157 reg = <0x838 0 << 158 status = "disa << 159 assigned-clock << 160 << 161 << 162 << 163 assigned-clock << 164 << 165 << 166 assigned-clock << 167 << 168 << 169 << 170 << 171 clocks = <&teg << 172 <&teg << 173 <&teg << 174 <&teg << 175 <&teg << 176 clock-names = << 177 power-domains << 178 }; << 179 }; 143 }; 180 144 181 tsec@54100000 { 145 tsec@54100000 { 182 compatible = "nvidia,t 146 compatible = "nvidia,tegra210-tsec"; 183 reg = <0x0 0x54100000 147 reg = <0x0 0x54100000 0x0 0x00040000>; 184 interrupts = <GIC_SPI << 185 clocks = <&tegra_car T << 186 clock-names = "tsec"; << 187 resets = <&tegra_car 8 << 188 reset-names = "tsec"; << 189 status = "disabled"; << 190 }; 148 }; 191 149 192 dc@54200000 { 150 dc@54200000 { 193 compatible = "nvidia,t 151 compatible = "nvidia,tegra210-dc"; 194 reg = <0x0 0x54200000 152 reg = <0x0 0x54200000 0x0 0x00040000>; 195 interrupts = <GIC_SPI 153 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 196 clocks = <&tegra_car T !! 154 clocks = <&tegra_car TEGRA210_CLK_DISP1>, 197 clock-names = "dc"; !! 155 <&tegra_car TEGRA210_CLK_PLL_P>; >> 156 clock-names = "dc", "parent"; 198 resets = <&tegra_car 2 157 resets = <&tegra_car 27>; 199 reset-names = "dc"; 158 reset-names = "dc"; 200 159 201 iommus = <&mc TEGRA_SW 160 iommus = <&mc TEGRA_SWGROUP_DC>; 202 161 203 nvidia,outputs = <&dsi << 204 nvidia,head = <0>; 162 nvidia,head = <0>; 205 }; 163 }; 206 164 207 dc@54240000 { 165 dc@54240000 { 208 compatible = "nvidia,t 166 compatible = "nvidia,tegra210-dc"; 209 reg = <0x0 0x54240000 167 reg = <0x0 0x54240000 0x0 0x00040000>; 210 interrupts = <GIC_SPI 168 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 211 clocks = <&tegra_car T !! 169 clocks = <&tegra_car TEGRA210_CLK_DISP2>, 212 clock-names = "dc"; !! 170 <&tegra_car TEGRA210_CLK_PLL_P>; >> 171 clock-names = "dc", "parent"; 213 resets = <&tegra_car 2 172 resets = <&tegra_car 26>; 214 reset-names = "dc"; 173 reset-names = "dc"; 215 174 216 iommus = <&mc TEGRA_SW 175 iommus = <&mc TEGRA_SWGROUP_DCB>; 217 176 218 nvidia,outputs = <&dsi << 219 nvidia,head = <1>; 177 nvidia,head = <1>; 220 }; 178 }; 221 179 222 dsia: dsi@54300000 { !! 180 dsi@54300000 { 223 compatible = "nvidia,t 181 compatible = "nvidia,tegra210-dsi"; 224 reg = <0x0 0x54300000 182 reg = <0x0 0x54300000 0x0 0x00040000>; 225 clocks = <&tegra_car T 183 clocks = <&tegra_car TEGRA210_CLK_DSIA>, 226 <&tegra_car T 184 <&tegra_car TEGRA210_CLK_DSIALP>, 227 <&tegra_car T 185 <&tegra_car TEGRA210_CLK_PLL_D_OUT0>; 228 clock-names = "dsi", " 186 clock-names = "dsi", "lp", "parent"; 229 resets = <&tegra_car 4 187 resets = <&tegra_car 48>; 230 reset-names = "dsi"; 188 reset-names = "dsi"; 231 power-domains = <&pd_s 189 power-domains = <&pd_sor>; 232 nvidia,mipi-calibrate 190 nvidia,mipi-calibrate = <&mipi 0x0c0>; /* DSIA & DSIB pads */ 233 191 234 status = "disabled"; 192 status = "disabled"; 235 193 236 #address-cells = <1>; 194 #address-cells = <1>; 237 #size-cells = <0>; 195 #size-cells = <0>; 238 }; 196 }; 239 197 240 vic@54340000 { 198 vic@54340000 { 241 compatible = "nvidia,t 199 compatible = "nvidia,tegra210-vic"; 242 reg = <0x0 0x54340000 200 reg = <0x0 0x54340000 0x0 0x00040000>; 243 interrupts = <GIC_SPI 201 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 244 clocks = <&tegra_car T 202 clocks = <&tegra_car TEGRA210_CLK_VIC03>; 245 clock-names = "vic"; 203 clock-names = "vic"; 246 resets = <&tegra_car 1 204 resets = <&tegra_car 178>; 247 reset-names = "vic"; 205 reset-names = "vic"; 248 206 249 iommus = <&mc TEGRA_SW 207 iommus = <&mc TEGRA_SWGROUP_VIC>; 250 power-domains = <&pd_v 208 power-domains = <&pd_vic>; 251 }; 209 }; 252 210 253 nvjpg@54380000 { 211 nvjpg@54380000 { 254 compatible = "nvidia,t 212 compatible = "nvidia,tegra210-nvjpg"; 255 reg = <0x0 0x54380000 213 reg = <0x0 0x54380000 0x0 0x00040000>; 256 status = "disabled"; 214 status = "disabled"; 257 }; 215 }; 258 216 259 dsib: dsi@54400000 { !! 217 dsi@54400000 { 260 compatible = "nvidia,t 218 compatible = "nvidia,tegra210-dsi"; 261 reg = <0x0 0x54400000 219 reg = <0x0 0x54400000 0x0 0x00040000>; 262 clocks = <&tegra_car T 220 clocks = <&tegra_car TEGRA210_CLK_DSIB>, 263 <&tegra_car T 221 <&tegra_car TEGRA210_CLK_DSIBLP>, 264 <&tegra_car T 222 <&tegra_car TEGRA210_CLK_PLL_D_OUT0>; 265 clock-names = "dsi", " 223 clock-names = "dsi", "lp", "parent"; 266 resets = <&tegra_car 8 224 resets = <&tegra_car 82>; 267 reset-names = "dsi"; 225 reset-names = "dsi"; 268 power-domains = <&pd_s 226 power-domains = <&pd_sor>; 269 nvidia,mipi-calibrate 227 nvidia,mipi-calibrate = <&mipi 0x300>; /* DSIC & DSID pads */ 270 228 271 status = "disabled"; 229 status = "disabled"; 272 230 273 #address-cells = <1>; 231 #address-cells = <1>; 274 #size-cells = <0>; 232 #size-cells = <0>; 275 }; 233 }; 276 234 277 nvdec@54480000 { 235 nvdec@54480000 { 278 compatible = "nvidia,t 236 compatible = "nvidia,tegra210-nvdec"; 279 reg = <0x0 0x54480000 237 reg = <0x0 0x54480000 0x0 0x00040000>; 280 status = "disabled"; 238 status = "disabled"; 281 }; 239 }; 282 240 283 nvenc@544c0000 { 241 nvenc@544c0000 { 284 compatible = "nvidia,t 242 compatible = "nvidia,tegra210-nvenc"; 285 reg = <0x0 0x544c0000 243 reg = <0x0 0x544c0000 0x0 0x00040000>; 286 status = "disabled"; 244 status = "disabled"; 287 }; 245 }; 288 246 289 tsec@54500000 { 247 tsec@54500000 { 290 compatible = "nvidia,t 248 compatible = "nvidia,tegra210-tsec"; 291 reg = <0x0 0x54500000 249 reg = <0x0 0x54500000 0x0 0x00040000>; 292 interrupts = <GIC_SPI << 293 clocks = <&tegra_car T << 294 clock-names = "tsec"; << 295 resets = <&tegra_car 2 << 296 reset-names = "tsec"; << 297 status = "disabled"; 250 status = "disabled"; 298 }; 251 }; 299 252 300 sor0: sor@54540000 { !! 253 sor@54540000 { 301 compatible = "nvidia,t 254 compatible = "nvidia,tegra210-sor"; 302 reg = <0x0 0x54540000 255 reg = <0x0 0x54540000 0x0 0x00040000>; 303 interrupts = <GIC_SPI 256 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; 304 clocks = <&tegra_car T 257 clocks = <&tegra_car TEGRA210_CLK_SOR0>, 305 <&tegra_car T 258 <&tegra_car TEGRA210_CLK_SOR0_OUT>, 306 <&tegra_car T 259 <&tegra_car TEGRA210_CLK_PLL_D_OUT0>, 307 <&tegra_car T 260 <&tegra_car TEGRA210_CLK_PLL_DP>, 308 <&tegra_car T 261 <&tegra_car TEGRA210_CLK_SOR_SAFE>; 309 clock-names = "sor", " 262 clock-names = "sor", "out", "parent", "dp", "safe"; 310 resets = <&tegra_car 1 263 resets = <&tegra_car 182>; 311 reset-names = "sor"; 264 reset-names = "sor"; 312 pinctrl-0 = <&state_dp 265 pinctrl-0 = <&state_dpaux_aux>; 313 pinctrl-1 = <&state_dp 266 pinctrl-1 = <&state_dpaux_i2c>; 314 pinctrl-2 = <&state_dp 267 pinctrl-2 = <&state_dpaux_off>; 315 pinctrl-names = "aux", 268 pinctrl-names = "aux", "i2c", "off"; 316 power-domains = <&pd_s 269 power-domains = <&pd_sor>; 317 status = "disabled"; 270 status = "disabled"; 318 }; 271 }; 319 272 320 sor1: sor@54580000 { !! 273 sor@54580000 { 321 compatible = "nvidia,t 274 compatible = "nvidia,tegra210-sor1"; 322 reg = <0x0 0x54580000 275 reg = <0x0 0x54580000 0x0 0x00040000>; 323 interrupts = <GIC_SPI 276 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 324 clocks = <&tegra_car T 277 clocks = <&tegra_car TEGRA210_CLK_SOR1>, 325 <&tegra_car T 278 <&tegra_car TEGRA210_CLK_SOR1_OUT>, 326 <&tegra_car T 279 <&tegra_car TEGRA210_CLK_PLL_D2_OUT0>, 327 <&tegra_car T 280 <&tegra_car TEGRA210_CLK_PLL_DP>, 328 <&tegra_car T 281 <&tegra_car TEGRA210_CLK_SOR_SAFE>; 329 clock-names = "sor", " 282 clock-names = "sor", "out", "parent", "dp", "safe"; 330 resets = <&tegra_car 1 283 resets = <&tegra_car 183>; 331 reset-names = "sor"; 284 reset-names = "sor"; 332 pinctrl-0 = <&state_dp 285 pinctrl-0 = <&state_dpaux1_aux>; 333 pinctrl-1 = <&state_dp 286 pinctrl-1 = <&state_dpaux1_i2c>; 334 pinctrl-2 = <&state_dp 287 pinctrl-2 = <&state_dpaux1_off>; 335 pinctrl-names = "aux", 288 pinctrl-names = "aux", "i2c", "off"; 336 power-domains = <&pd_s 289 power-domains = <&pd_sor>; 337 status = "disabled"; 290 status = "disabled"; 338 }; 291 }; 339 292 340 dpaux: dpaux@545c0000 { 293 dpaux: dpaux@545c0000 { 341 compatible = "nvidia,t !! 294 compatible = "nvidia,tegra124-dpaux"; 342 reg = <0x0 0x545c0000 295 reg = <0x0 0x545c0000 0x0 0x00040000>; 343 interrupts = <GIC_SPI 296 interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>; 344 clocks = <&tegra_car T 297 clocks = <&tegra_car TEGRA210_CLK_DPAUX>, 345 <&tegra_car T 298 <&tegra_car TEGRA210_CLK_PLL_DP>; 346 clock-names = "dpaux", 299 clock-names = "dpaux", "parent"; 347 resets = <&tegra_car 1 300 resets = <&tegra_car 181>; 348 reset-names = "dpaux"; 301 reset-names = "dpaux"; 349 power-domains = <&pd_s 302 power-domains = <&pd_sor>; 350 status = "disabled"; 303 status = "disabled"; 351 304 352 state_dpaux_aux: pinmu 305 state_dpaux_aux: pinmux-aux { 353 groups = "dpau 306 groups = "dpaux-io"; 354 function = "au 307 function = "aux"; 355 }; 308 }; 356 309 357 state_dpaux_i2c: pinmu 310 state_dpaux_i2c: pinmux-i2c { 358 groups = "dpau 311 groups = "dpaux-io"; 359 function = "i2 312 function = "i2c"; 360 }; 313 }; 361 314 362 state_dpaux_off: pinmu 315 state_dpaux_off: pinmux-off { 363 groups = "dpau 316 groups = "dpaux-io"; 364 function = "of 317 function = "off"; 365 }; 318 }; 366 319 367 i2c-bus { 320 i2c-bus { 368 #address-cells 321 #address-cells = <1>; 369 #size-cells = 322 #size-cells = <0>; 370 }; 323 }; 371 }; 324 }; 372 325 373 isp@54600000 { 326 isp@54600000 { 374 compatible = "nvidia,t 327 compatible = "nvidia,tegra210-isp"; 375 reg = <0x0 0x54600000 328 reg = <0x0 0x54600000 0x0 0x00040000>; 376 interrupts = <GIC_SPI 329 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 377 clocks = <&tegra_car T << 378 resets = <&tegra_car 2 << 379 reset-names = "isp"; << 380 status = "disabled"; 330 status = "disabled"; 381 }; 331 }; 382 332 383 isp@54680000 { 333 isp@54680000 { 384 compatible = "nvidia,t 334 compatible = "nvidia,tegra210-isp"; 385 reg = <0x0 0x54680000 335 reg = <0x0 0x54680000 0x0 0x00040000>; 386 interrupts = <GIC_SPI 336 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; 387 clocks = <&tegra_car T << 388 resets = <&tegra_car 3 << 389 reset-names = "isp"; << 390 status = "disabled"; 337 status = "disabled"; 391 }; 338 }; 392 339 393 i2c@546c0000 { 340 i2c@546c0000 { 394 compatible = "nvidia,t 341 compatible = "nvidia,tegra210-i2c-vi"; 395 reg = <0x0 0x546c0000 342 reg = <0x0 0x546c0000 0x0 0x00040000>; 396 interrupts = <GIC_SPI 343 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 397 clocks = <&tegra_car T << 398 <&tegra_car T << 399 clock-names = "div-clk << 400 resets = <&tegra_car 2 << 401 reset-names = "i2c"; << 402 power-domains = <&pd_v << 403 status = "disabled"; 344 status = "disabled"; 404 << 405 #address-cells = <1>; << 406 #size-cells = <0>; << 407 }; 345 }; 408 }; 346 }; 409 347 410 gic: interrupt-controller@50041000 { 348 gic: interrupt-controller@50041000 { 411 compatible = "arm,gic-400"; 349 compatible = "arm,gic-400"; 412 #interrupt-cells = <3>; 350 #interrupt-cells = <3>; 413 interrupt-controller; 351 interrupt-controller; 414 reg = <0x0 0x50041000 0x0 0x10 352 reg = <0x0 0x50041000 0x0 0x1000>, 415 <0x0 0x50042000 0x0 0x20 353 <0x0 0x50042000 0x0 0x2000>, 416 <0x0 0x50044000 0x0 0x20 354 <0x0 0x50044000 0x0 0x2000>, 417 <0x0 0x50046000 0x0 0x20 355 <0x0 0x50046000 0x0 0x2000>; 418 interrupts = <GIC_PPI 9 356 interrupts = <GIC_PPI 9 419 (GIC_CPU_MASK_SIMPLE(4 357 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 420 interrupt-parent = <&gic>; 358 interrupt-parent = <&gic>; 421 }; 359 }; 422 360 423 gpu@57000000 { 361 gpu@57000000 { 424 compatible = "nvidia,gm20b"; 362 compatible = "nvidia,gm20b"; 425 reg = <0x0 0x57000000 0x0 0x01 363 reg = <0x0 0x57000000 0x0 0x01000000>, 426 <0x0 0x58000000 0x0 0x01 364 <0x0 0x58000000 0x0 0x01000000>; 427 interrupts = <GIC_SPI 157 IRQ_ 365 interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>, 428 <GIC_SPI 158 IRQ_ 366 <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 429 interrupt-names = "stall", "no 367 interrupt-names = "stall", "nonstall"; 430 clocks = <&tegra_car TEGRA210_ 368 clocks = <&tegra_car TEGRA210_CLK_GPU>, 431 <&tegra_car TEGRA210_ 369 <&tegra_car TEGRA210_CLK_PLL_P_OUT5>, 432 <&tegra_car TEGRA210_ 370 <&tegra_car TEGRA210_CLK_PLL_G_REF>; 433 clock-names = "gpu", "pwr", "r 371 clock-names = "gpu", "pwr", "ref"; 434 resets = <&tegra_car 184>; 372 resets = <&tegra_car 184>; 435 reset-names = "gpu"; 373 reset-names = "gpu"; 436 374 437 iommus = <&mc TEGRA_SWGROUP_GP 375 iommus = <&mc TEGRA_SWGROUP_GPU>; 438 376 439 status = "disabled"; 377 status = "disabled"; 440 }; 378 }; 441 379 442 lic: interrupt-controller@60004000 { 380 lic: interrupt-controller@60004000 { 443 compatible = "nvidia,tegra210- 381 compatible = "nvidia,tegra210-ictlr"; 444 reg = <0x0 0x60004000 0x0 0x40 382 reg = <0x0 0x60004000 0x0 0x40>, /* primary controller */ 445 <0x0 0x60004100 0x0 0x40 383 <0x0 0x60004100 0x0 0x40>, /* secondary controller */ 446 <0x0 0x60004200 0x0 0x40 384 <0x0 0x60004200 0x0 0x40>, /* tertiary controller */ 447 <0x0 0x60004300 0x0 0x40 385 <0x0 0x60004300 0x0 0x40>, /* quaternary controller */ 448 <0x0 0x60004400 0x0 0x40 386 <0x0 0x60004400 0x0 0x40>, /* quinary controller */ 449 <0x0 0x60004500 0x0 0x40 387 <0x0 0x60004500 0x0 0x40>; /* senary controller */ 450 interrupt-controller; 388 interrupt-controller; 451 #interrupt-cells = <3>; 389 #interrupt-cells = <3>; 452 interrupt-parent = <&gic>; 390 interrupt-parent = <&gic>; 453 }; 391 }; 454 392 455 timer@60005000 { 393 timer@60005000 { 456 compatible = "nvidia,tegra210- 394 compatible = "nvidia,tegra210-timer"; 457 reg = <0x0 0x60005000 0x0 0x40 395 reg = <0x0 0x60005000 0x0 0x400>; 458 interrupts = <GIC_SPI 156 IRQ_ 396 interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>, 459 <GIC_SPI 0 IRQ_TY 397 <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 460 <GIC_SPI 1 IRQ_TY 398 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 461 <GIC_SPI 41 IRQ_T 399 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 462 <GIC_SPI 42 IRQ_T 400 <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 463 <GIC_SPI 121 IRQ_ 401 <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 464 <GIC_SPI 152 IRQ_ 402 <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>, 465 <GIC_SPI 153 IRQ_ 403 <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>, 466 <GIC_SPI 154 IRQ_ 404 <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>, 467 <GIC_SPI 155 IRQ_ 405 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>, 468 <GIC_SPI 176 IRQ_ 406 <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>, 469 <GIC_SPI 177 IRQ_ 407 <GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>, 470 <GIC_SPI 178 IRQ_ 408 <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>, 471 <GIC_SPI 179 IRQ_ 409 <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>; 472 clocks = <&tegra_car TEGRA210_ 410 clocks = <&tegra_car TEGRA210_CLK_TIMER>; 473 clock-names = "timer"; 411 clock-names = "timer"; 474 }; 412 }; 475 413 476 tegra_car: clock@60006000 { 414 tegra_car: clock@60006000 { 477 compatible = "nvidia,tegra210- 415 compatible = "nvidia,tegra210-car"; 478 reg = <0x0 0x60006000 0x0 0x10 416 reg = <0x0 0x60006000 0x0 0x1000>; 479 #clock-cells = <1>; 417 #clock-cells = <1>; 480 #reset-cells = <1>; 418 #reset-cells = <1>; 481 }; 419 }; 482 420 483 flow-controller@60007000 { 421 flow-controller@60007000 { 484 compatible = "nvidia,tegra210- 422 compatible = "nvidia,tegra210-flowctrl"; 485 reg = <0x0 0x60007000 0x0 0x10 423 reg = <0x0 0x60007000 0x0 0x1000>; 486 }; 424 }; 487 425 488 gpio: gpio@6000d000 { 426 gpio: gpio@6000d000 { 489 compatible = "nvidia,tegra210- 427 compatible = "nvidia,tegra210-gpio", "nvidia,tegra30-gpio"; 490 reg = <0x0 0x6000d000 0x0 0x10 428 reg = <0x0 0x6000d000 0x0 0x1000>; 491 interrupts = <GIC_SPI 32 IRQ_T 429 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>, 492 <GIC_SPI 33 IRQ_T 430 <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>, 493 <GIC_SPI 34 IRQ_T 431 <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>, 494 <GIC_SPI 35 IRQ_T 432 <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, 495 <GIC_SPI 55 IRQ_T 433 <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 496 <GIC_SPI 87 IRQ_T 434 <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>, 497 <GIC_SPI 89 IRQ_T 435 <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>, 498 <GIC_SPI 125 IRQ_ 436 <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>; 499 #gpio-cells = <2>; 437 #gpio-cells = <2>; 500 gpio-controller; 438 gpio-controller; 501 #interrupt-cells = <2>; 439 #interrupt-cells = <2>; 502 interrupt-controller; 440 interrupt-controller; 503 }; 441 }; 504 442 505 apbdma: dma@60020000 { 443 apbdma: dma@60020000 { 506 compatible = "nvidia,tegra210- 444 compatible = "nvidia,tegra210-apbdma", "nvidia,tegra148-apbdma"; 507 reg = <0x0 0x60020000 0x0 0x14 445 reg = <0x0 0x60020000 0x0 0x1400>; 508 interrupts = <GIC_SPI 104 IRQ_ 446 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 509 <GIC_SPI 105 IRQ_ 447 <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, 510 <GIC_SPI 106 IRQ_ 448 <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, 511 <GIC_SPI 107 IRQ_ 449 <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>, 512 <GIC_SPI 108 IRQ_ 450 <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 513 <GIC_SPI 109 IRQ_ 451 <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 514 <GIC_SPI 110 IRQ_ 452 <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 515 <GIC_SPI 111 IRQ_ 453 <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, 516 <GIC_SPI 112 IRQ_ 454 <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>, 517 <GIC_SPI 113 IRQ_ 455 <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 518 <GIC_SPI 114 IRQ_ 456 <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>, 519 <GIC_SPI 115 IRQ_ 457 <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, 520 <GIC_SPI 116 IRQ_ 458 <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 521 <GIC_SPI 117 IRQ_ 459 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 522 <GIC_SPI 118 IRQ_ 460 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 523 <GIC_SPI 119 IRQ_ 461 <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>, 524 <GIC_SPI 128 IRQ_ 462 <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, 525 <GIC_SPI 129 IRQ_ 463 <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>, 526 <GIC_SPI 130 IRQ_ 464 <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>, 527 <GIC_SPI 131 IRQ_ 465 <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 528 <GIC_SPI 132 IRQ_ 466 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>, 529 <GIC_SPI 133 IRQ_ 467 <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>, 530 <GIC_SPI 134 IRQ_ 468 <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>, 531 <GIC_SPI 135 IRQ_ 469 <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>, 532 <GIC_SPI 136 IRQ_ 470 <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, 533 <GIC_SPI 137 IRQ_ 471 <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>, 534 <GIC_SPI 138 IRQ_ 472 <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>, 535 <GIC_SPI 139 IRQ_ 473 <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>, 536 <GIC_SPI 140 IRQ_ 474 <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>, 537 <GIC_SPI 141 IRQ_ 475 <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>, 538 <GIC_SPI 142 IRQ_ 476 <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 539 <GIC_SPI 143 IRQ_ 477 <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 540 clocks = <&tegra_car TEGRA210_ 478 clocks = <&tegra_car TEGRA210_CLK_APBDMA>; 541 clock-names = "dma"; 479 clock-names = "dma"; 542 resets = <&tegra_car 34>; 480 resets = <&tegra_car 34>; 543 reset-names = "dma"; 481 reset-names = "dma"; 544 #dma-cells = <1>; 482 #dma-cells = <1>; 545 }; 483 }; 546 484 547 apbmisc@70000800 { 485 apbmisc@70000800 { 548 compatible = "nvidia,tegra210- 486 compatible = "nvidia,tegra210-apbmisc", "nvidia,tegra20-apbmisc"; 549 reg = <0x0 0x70000800 0x0 0x64 487 reg = <0x0 0x70000800 0x0 0x64>, /* Chip revision */ 550 <0x0 0x70000008 0x0 0x04 488 <0x0 0x70000008 0x0 0x04>; /* Strapping options */ 551 }; 489 }; 552 490 553 pinmux: pinmux@700008d4 { 491 pinmux: pinmux@700008d4 { 554 compatible = "nvidia,tegra210- 492 compatible = "nvidia,tegra210-pinmux"; 555 reg = <0x0 0x700008d4 0x0 0x29 493 reg = <0x0 0x700008d4 0x0 0x29c>, /* Pad control registers */ 556 <0x0 0x70003000 0x0 0x29 494 <0x0 0x70003000 0x0 0x294>; /* Mux registers */ 557 !! 495 sdmmc1_3v3_drv: sdmmc1-3v3-drv { 558 sdmmc1_1v8_drv: pinmux-sdmmc1- << 559 sdmmc1 { 496 sdmmc1 { 560 nvidia,pins = 497 nvidia,pins = "drive_sdmmc1"; 561 nvidia,pull-do !! 498 nvidia,pull-down-strength = <0x8>; 562 nvidia,pull-up !! 499 nvidia,pull-up-strength = <0x8>; 563 }; 500 }; 564 }; 501 }; 565 !! 502 sdmmc1_1v8_drv: sdmmc1-1v8-drv { 566 sdmmc1_3v3_drv: pinmux-sdmmc1- << 567 sdmmc1 { 503 sdmmc1 { 568 nvidia,pins = 504 nvidia,pins = "drive_sdmmc1"; 569 nvidia,pull-do !! 505 nvidia,pull-down-strength = <0x4>; 570 nvidia,pull-up !! 506 nvidia,pull-up-strength = <0x3>; 571 }; 507 }; 572 }; 508 }; 573 !! 509 sdmmc2_1v8_drv: sdmmc2-1v8-drv { 574 sdmmc2_1v8_drv: pinmux-sdmmc2- << 575 sdmmc2 { 510 sdmmc2 { 576 nvidia,pins = 511 nvidia,pins = "drive_sdmmc2"; 577 nvidia,pull-do 512 nvidia,pull-down-strength = <0x10>; 578 nvidia,pull-up 513 nvidia,pull-up-strength = <0x10>; 579 }; 514 }; 580 }; 515 }; 581 !! 516 sdmmc3_3v3_drv: sdmmc3-3v3-drv { 582 sdmmc3_1v8_drv: pinmux-sdmmc3- << 583 sdmmc3 { 517 sdmmc3 { 584 nvidia,pins = 518 nvidia,pins = "drive_sdmmc3"; 585 nvidia,pull-do !! 519 nvidia,pull-down-strength = <0x8>; 586 nvidia,pull-up !! 520 nvidia,pull-up-strength = <0x8>; 587 }; 521 }; 588 }; 522 }; 589 !! 523 sdmmc3_1v8_drv: sdmmc3-1v8-drv { 590 sdmmc3_3v3_drv: pinmux-sdmmc3- << 591 sdmmc3 { 524 sdmmc3 { 592 nvidia,pins = 525 nvidia,pins = "drive_sdmmc3"; 593 nvidia,pull-do !! 526 nvidia,pull-down-strength = <0x4>; 594 nvidia,pull-up !! 527 nvidia,pull-up-strength = <0x3>; 595 }; 528 }; 596 }; 529 }; 597 !! 530 sdmmc4_1v8_drv: sdmmc4-1v8-drv { 598 sdmmc4_1v8_drv: pinmux-sdmmc4- << 599 sdmmc4 { 531 sdmmc4 { 600 nvidia,pins = 532 nvidia,pins = "drive_sdmmc4"; 601 nvidia,pull-do 533 nvidia,pull-down-strength = <0x10>; 602 nvidia,pull-up 534 nvidia,pull-up-strength = <0x10>; 603 }; 535 }; 604 }; 536 }; 605 }; 537 }; 606 538 607 /* 539 /* 608 * There are two serial driver i.e. 82 540 * There are two serial driver i.e. 8250 based simple serial 609 * driver and APB DMA based serial dri 541 * driver and APB DMA based serial driver for higher baudrate 610 * and performance. To enable the 8250 542 * and performance. To enable the 8250 based driver, the compatible 611 * is "nvidia,tegra124-uart", "nvidia, 543 * is "nvidia,tegra124-uart", "nvidia,tegra20-uart" and to enable 612 * the APB DMA based serial driver, th 544 * the APB DMA based serial driver, the compatible is 613 * "nvidia,tegra124-hsuart", "nvidia,t 545 * "nvidia,tegra124-hsuart", "nvidia,tegra30-hsuart". 614 */ 546 */ 615 uarta: serial@70006000 { 547 uarta: serial@70006000 { 616 compatible = "nvidia,tegra210- 548 compatible = "nvidia,tegra210-uart", "nvidia,tegra20-uart"; 617 reg = <0x0 0x70006000 0x0 0x40 549 reg = <0x0 0x70006000 0x0 0x40>; 618 reg-shift = <2>; 550 reg-shift = <2>; 619 interrupts = <GIC_SPI 36 IRQ_T 551 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 620 clocks = <&tegra_car TEGRA210_ 552 clocks = <&tegra_car TEGRA210_CLK_UARTA>; >> 553 clock-names = "serial"; 621 resets = <&tegra_car 6>; 554 resets = <&tegra_car 6>; >> 555 reset-names = "serial"; 622 dmas = <&apbdma 8>, <&apbdma 8 556 dmas = <&apbdma 8>, <&apbdma 8>; 623 dma-names = "rx", "tx"; 557 dma-names = "rx", "tx"; 624 status = "disabled"; 558 status = "disabled"; 625 }; 559 }; 626 560 627 uartb: serial@70006040 { 561 uartb: serial@70006040 { 628 compatible = "nvidia,tegra210- 562 compatible = "nvidia,tegra210-uart", "nvidia,tegra20-uart"; 629 reg = <0x0 0x70006040 0x0 0x40 563 reg = <0x0 0x70006040 0x0 0x40>; 630 reg-shift = <2>; 564 reg-shift = <2>; 631 interrupts = <GIC_SPI 37 IRQ_T 565 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 632 clocks = <&tegra_car TEGRA210_ 566 clocks = <&tegra_car TEGRA210_CLK_UARTB>; >> 567 clock-names = "serial"; 633 resets = <&tegra_car 7>; 568 resets = <&tegra_car 7>; >> 569 reset-names = "serial"; 634 dmas = <&apbdma 9>, <&apbdma 9 570 dmas = <&apbdma 9>, <&apbdma 9>; 635 dma-names = "rx", "tx"; 571 dma-names = "rx", "tx"; 636 status = "disabled"; 572 status = "disabled"; 637 }; 573 }; 638 574 639 uartc: serial@70006200 { 575 uartc: serial@70006200 { 640 compatible = "nvidia,tegra210- 576 compatible = "nvidia,tegra210-uart", "nvidia,tegra20-uart"; 641 reg = <0x0 0x70006200 0x0 0x40 577 reg = <0x0 0x70006200 0x0 0x40>; 642 reg-shift = <2>; 578 reg-shift = <2>; 643 interrupts = <GIC_SPI 46 IRQ_T 579 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 644 clocks = <&tegra_car TEGRA210_ 580 clocks = <&tegra_car TEGRA210_CLK_UARTC>; >> 581 clock-names = "serial"; 645 resets = <&tegra_car 55>; 582 resets = <&tegra_car 55>; >> 583 reset-names = "serial"; 646 dmas = <&apbdma 10>, <&apbdma 584 dmas = <&apbdma 10>, <&apbdma 10>; 647 dma-names = "rx", "tx"; 585 dma-names = "rx", "tx"; 648 status = "disabled"; 586 status = "disabled"; 649 }; 587 }; 650 588 651 uartd: serial@70006300 { 589 uartd: serial@70006300 { 652 compatible = "nvidia,tegra210- 590 compatible = "nvidia,tegra210-uart", "nvidia,tegra20-uart"; 653 reg = <0x0 0x70006300 0x0 0x40 591 reg = <0x0 0x70006300 0x0 0x40>; 654 reg-shift = <2>; 592 reg-shift = <2>; 655 interrupts = <GIC_SPI 90 IRQ_T 593 interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; 656 clocks = <&tegra_car TEGRA210_ 594 clocks = <&tegra_car TEGRA210_CLK_UARTD>; >> 595 clock-names = "serial"; 657 resets = <&tegra_car 65>; 596 resets = <&tegra_car 65>; >> 597 reset-names = "serial"; 658 dmas = <&apbdma 19>, <&apbdma 598 dmas = <&apbdma 19>, <&apbdma 19>; 659 dma-names = "rx", "tx"; 599 dma-names = "rx", "tx"; 660 status = "disabled"; 600 status = "disabled"; 661 }; 601 }; 662 602 663 pwm: pwm@7000a000 { 603 pwm: pwm@7000a000 { 664 compatible = "nvidia,tegra210- 604 compatible = "nvidia,tegra210-pwm", "nvidia,tegra20-pwm"; 665 reg = <0x0 0x7000a000 0x0 0x10 605 reg = <0x0 0x7000a000 0x0 0x100>; 666 #pwm-cells = <2>; 606 #pwm-cells = <2>; 667 clocks = <&tegra_car TEGRA210_ 607 clocks = <&tegra_car TEGRA210_CLK_PWM>; >> 608 clock-names = "pwm"; 668 resets = <&tegra_car 17>; 609 resets = <&tegra_car 17>; 669 reset-names = "pwm"; 610 reset-names = "pwm"; 670 status = "disabled"; 611 status = "disabled"; 671 }; 612 }; 672 613 673 i2c@7000c000 { 614 i2c@7000c000 { 674 compatible = "nvidia,tegra210- 615 compatible = "nvidia,tegra210-i2c", "nvidia,tegra124-i2c"; 675 reg = <0x0 0x7000c000 0x0 0x10 616 reg = <0x0 0x7000c000 0x0 0x100>; 676 interrupts = <GIC_SPI 38 IRQ_T 617 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 677 #address-cells = <1>; 618 #address-cells = <1>; 678 #size-cells = <0>; 619 #size-cells = <0>; 679 clocks = <&tegra_car TEGRA210_ 620 clocks = <&tegra_car TEGRA210_CLK_I2C1>; 680 clock-names = "div-clk"; 621 clock-names = "div-clk"; 681 resets = <&tegra_car 12>; 622 resets = <&tegra_car 12>; 682 reset-names = "i2c"; 623 reset-names = "i2c"; 683 dmas = <&apbdma 21>, <&apbdma 624 dmas = <&apbdma 21>, <&apbdma 21>; 684 dma-names = "rx", "tx"; 625 dma-names = "rx", "tx"; 685 status = "disabled"; 626 status = "disabled"; 686 }; 627 }; 687 628 688 i2c@7000c400 { 629 i2c@7000c400 { 689 compatible = "nvidia,tegra210- 630 compatible = "nvidia,tegra210-i2c", "nvidia,tegra124-i2c"; 690 reg = <0x0 0x7000c400 0x0 0x10 631 reg = <0x0 0x7000c400 0x0 0x100>; 691 interrupts = <GIC_SPI 84 IRQ_T 632 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 692 #address-cells = <1>; 633 #address-cells = <1>; 693 #size-cells = <0>; 634 #size-cells = <0>; 694 clocks = <&tegra_car TEGRA210_ 635 clocks = <&tegra_car TEGRA210_CLK_I2C2>; 695 clock-names = "div-clk"; 636 clock-names = "div-clk"; 696 resets = <&tegra_car 54>; 637 resets = <&tegra_car 54>; 697 reset-names = "i2c"; 638 reset-names = "i2c"; 698 dmas = <&apbdma 22>, <&apbdma 639 dmas = <&apbdma 22>, <&apbdma 22>; 699 dma-names = "rx", "tx"; 640 dma-names = "rx", "tx"; 700 status = "disabled"; 641 status = "disabled"; 701 }; 642 }; 702 643 703 i2c@7000c500 { 644 i2c@7000c500 { 704 compatible = "nvidia,tegra210- 645 compatible = "nvidia,tegra210-i2c", "nvidia,tegra124-i2c"; 705 reg = <0x0 0x7000c500 0x0 0x10 646 reg = <0x0 0x7000c500 0x0 0x100>; 706 interrupts = <GIC_SPI 92 IRQ_T 647 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; 707 #address-cells = <1>; 648 #address-cells = <1>; 708 #size-cells = <0>; 649 #size-cells = <0>; 709 clocks = <&tegra_car TEGRA210_ 650 clocks = <&tegra_car TEGRA210_CLK_I2C3>; 710 clock-names = "div-clk"; 651 clock-names = "div-clk"; 711 resets = <&tegra_car 67>; 652 resets = <&tegra_car 67>; 712 reset-names = "i2c"; 653 reset-names = "i2c"; 713 dmas = <&apbdma 23>, <&apbdma 654 dmas = <&apbdma 23>, <&apbdma 23>; 714 dma-names = "rx", "tx"; 655 dma-names = "rx", "tx"; 715 status = "disabled"; 656 status = "disabled"; 716 }; 657 }; 717 658 718 i2c@7000c700 { 659 i2c@7000c700 { 719 compatible = "nvidia,tegra210- 660 compatible = "nvidia,tegra210-i2c", "nvidia,tegra124-i2c"; 720 reg = <0x0 0x7000c700 0x0 0x10 661 reg = <0x0 0x7000c700 0x0 0x100>; 721 interrupts = <GIC_SPI 120 IRQ_ 662 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 722 #address-cells = <1>; 663 #address-cells = <1>; 723 #size-cells = <0>; 664 #size-cells = <0>; 724 clocks = <&tegra_car TEGRA210_ 665 clocks = <&tegra_car TEGRA210_CLK_I2C4>; 725 clock-names = "div-clk"; 666 clock-names = "div-clk"; 726 resets = <&tegra_car 103>; 667 resets = <&tegra_car 103>; 727 reset-names = "i2c"; 668 reset-names = "i2c"; 728 dmas = <&apbdma 26>, <&apbdma 669 dmas = <&apbdma 26>, <&apbdma 26>; 729 dma-names = "rx", "tx"; 670 dma-names = "rx", "tx"; 730 pinctrl-0 = <&state_dpaux1_i2c 671 pinctrl-0 = <&state_dpaux1_i2c>; 731 pinctrl-1 = <&state_dpaux1_off 672 pinctrl-1 = <&state_dpaux1_off>; 732 pinctrl-names = "default", "id 673 pinctrl-names = "default", "idle"; 733 status = "disabled"; 674 status = "disabled"; 734 }; 675 }; 735 676 736 i2c@7000d000 { 677 i2c@7000d000 { 737 compatible = "nvidia,tegra210- 678 compatible = "nvidia,tegra210-i2c", "nvidia,tegra124-i2c"; 738 reg = <0x0 0x7000d000 0x0 0x10 679 reg = <0x0 0x7000d000 0x0 0x100>; 739 interrupts = <GIC_SPI 53 IRQ_T 680 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 740 #address-cells = <1>; 681 #address-cells = <1>; 741 #size-cells = <0>; 682 #size-cells = <0>; 742 clocks = <&tegra_car TEGRA210_ 683 clocks = <&tegra_car TEGRA210_CLK_I2C5>; 743 clock-names = "div-clk"; 684 clock-names = "div-clk"; 744 resets = <&tegra_car 47>; 685 resets = <&tegra_car 47>; 745 reset-names = "i2c"; 686 reset-names = "i2c"; 746 dmas = <&apbdma 24>, <&apbdma 687 dmas = <&apbdma 24>, <&apbdma 24>; 747 dma-names = "rx", "tx"; 688 dma-names = "rx", "tx"; 748 status = "disabled"; 689 status = "disabled"; 749 }; 690 }; 750 691 751 i2c@7000d100 { 692 i2c@7000d100 { 752 compatible = "nvidia,tegra210- 693 compatible = "nvidia,tegra210-i2c", "nvidia,tegra124-i2c"; 753 reg = <0x0 0x7000d100 0x0 0x10 694 reg = <0x0 0x7000d100 0x0 0x100>; 754 interrupts = <GIC_SPI 63 IRQ_T 695 interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 755 #address-cells = <1>; 696 #address-cells = <1>; 756 #size-cells = <0>; 697 #size-cells = <0>; 757 clocks = <&tegra_car TEGRA210_ 698 clocks = <&tegra_car TEGRA210_CLK_I2C6>; 758 clock-names = "div-clk"; 699 clock-names = "div-clk"; 759 resets = <&tegra_car 166>; 700 resets = <&tegra_car 166>; 760 reset-names = "i2c"; 701 reset-names = "i2c"; 761 dmas = <&apbdma 30>, <&apbdma 702 dmas = <&apbdma 30>, <&apbdma 30>; 762 dma-names = "rx", "tx"; 703 dma-names = "rx", "tx"; 763 pinctrl-0 = <&state_dpaux_i2c> 704 pinctrl-0 = <&state_dpaux_i2c>; 764 pinctrl-1 = <&state_dpaux_off> 705 pinctrl-1 = <&state_dpaux_off>; 765 pinctrl-names = "default", "id 706 pinctrl-names = "default", "idle"; 766 status = "disabled"; 707 status = "disabled"; 767 }; 708 }; 768 709 769 spi@7000d400 { 710 spi@7000d400 { 770 compatible = "nvidia,tegra210- 711 compatible = "nvidia,tegra210-spi", "nvidia,tegra114-spi"; 771 reg = <0x0 0x7000d400 0x0 0x20 712 reg = <0x0 0x7000d400 0x0 0x200>; 772 interrupts = <GIC_SPI 59 IRQ_T 713 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 773 #address-cells = <1>; 714 #address-cells = <1>; 774 #size-cells = <0>; 715 #size-cells = <0>; 775 clocks = <&tegra_car TEGRA210_ 716 clocks = <&tegra_car TEGRA210_CLK_SBC1>; 776 clock-names = "spi"; 717 clock-names = "spi"; 777 resets = <&tegra_car 41>; 718 resets = <&tegra_car 41>; 778 reset-names = "spi"; 719 reset-names = "spi"; 779 dmas = <&apbdma 15>, <&apbdma 720 dmas = <&apbdma 15>, <&apbdma 15>; 780 dma-names = "rx", "tx"; 721 dma-names = "rx", "tx"; 781 status = "disabled"; 722 status = "disabled"; 782 }; 723 }; 783 724 784 spi@7000d600 { 725 spi@7000d600 { 785 compatible = "nvidia,tegra210- 726 compatible = "nvidia,tegra210-spi", "nvidia,tegra114-spi"; 786 reg = <0x0 0x7000d600 0x0 0x20 727 reg = <0x0 0x7000d600 0x0 0x200>; 787 interrupts = <GIC_SPI 82 IRQ_T 728 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 788 #address-cells = <1>; 729 #address-cells = <1>; 789 #size-cells = <0>; 730 #size-cells = <0>; 790 clocks = <&tegra_car TEGRA210_ 731 clocks = <&tegra_car TEGRA210_CLK_SBC2>; 791 clock-names = "spi"; 732 clock-names = "spi"; 792 resets = <&tegra_car 44>; 733 resets = <&tegra_car 44>; 793 reset-names = "spi"; 734 reset-names = "spi"; 794 dmas = <&apbdma 16>, <&apbdma 735 dmas = <&apbdma 16>, <&apbdma 16>; 795 dma-names = "rx", "tx"; 736 dma-names = "rx", "tx"; 796 status = "disabled"; 737 status = "disabled"; 797 }; 738 }; 798 739 799 spi@7000d800 { 740 spi@7000d800 { 800 compatible = "nvidia,tegra210- 741 compatible = "nvidia,tegra210-spi", "nvidia,tegra114-spi"; 801 reg = <0x0 0x7000d800 0x0 0x20 742 reg = <0x0 0x7000d800 0x0 0x200>; 802 interrupts = <GIC_SPI 83 IRQ_T 743 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 803 #address-cells = <1>; 744 #address-cells = <1>; 804 #size-cells = <0>; 745 #size-cells = <0>; 805 clocks = <&tegra_car TEGRA210_ 746 clocks = <&tegra_car TEGRA210_CLK_SBC3>; 806 clock-names = "spi"; 747 clock-names = "spi"; 807 resets = <&tegra_car 46>; 748 resets = <&tegra_car 46>; 808 reset-names = "spi"; 749 reset-names = "spi"; 809 dmas = <&apbdma 17>, <&apbdma 750 dmas = <&apbdma 17>, <&apbdma 17>; 810 dma-names = "rx", "tx"; 751 dma-names = "rx", "tx"; 811 status = "disabled"; 752 status = "disabled"; 812 }; 753 }; 813 754 814 spi@7000da00 { 755 spi@7000da00 { 815 compatible = "nvidia,tegra210- 756 compatible = "nvidia,tegra210-spi", "nvidia,tegra114-spi"; 816 reg = <0x0 0x7000da00 0x0 0x20 757 reg = <0x0 0x7000da00 0x0 0x200>; 817 interrupts = <GIC_SPI 93 IRQ_T 758 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; 818 #address-cells = <1>; 759 #address-cells = <1>; 819 #size-cells = <0>; 760 #size-cells = <0>; 820 clocks = <&tegra_car TEGRA210_ 761 clocks = <&tegra_car TEGRA210_CLK_SBC4>; 821 clock-names = "spi"; 762 clock-names = "spi"; 822 resets = <&tegra_car 68>; 763 resets = <&tegra_car 68>; 823 reset-names = "spi"; 764 reset-names = "spi"; 824 dmas = <&apbdma 18>, <&apbdma 765 dmas = <&apbdma 18>, <&apbdma 18>; 825 dma-names = "rx", "tx"; 766 dma-names = "rx", "tx"; 826 status = "disabled"; 767 status = "disabled"; 827 }; 768 }; 828 769 829 rtc@7000e000 { 770 rtc@7000e000 { 830 compatible = "nvidia,tegra210- 771 compatible = "nvidia,tegra210-rtc", "nvidia,tegra20-rtc"; 831 reg = <0x0 0x7000e000 0x0 0x10 772 reg = <0x0 0x7000e000 0x0 0x100>; 832 interrupts = <16 IRQ_TYPE_LEVE 773 interrupts = <16 IRQ_TYPE_LEVEL_HIGH>; 833 interrupt-parent = <&tegra_pmc 774 interrupt-parent = <&tegra_pmc>; 834 clocks = <&tegra_car TEGRA210_ 775 clocks = <&tegra_car TEGRA210_CLK_RTC>; 835 clock-names = "rtc"; 776 clock-names = "rtc"; 836 }; 777 }; 837 778 838 tegra_pmc: pmc@7000e400 { 779 tegra_pmc: pmc@7000e400 { 839 compatible = "nvidia,tegra210- 780 compatible = "nvidia,tegra210-pmc"; 840 reg = <0x0 0x7000e400 0x0 0x40 781 reg = <0x0 0x7000e400 0x0 0x400>; 841 clocks = <&tegra_car TEGRA210_ 782 clocks = <&tegra_car TEGRA210_CLK_PCLK>, <&clk32k_in>; 842 clock-names = "pclk", "clk32k_ 783 clock-names = "pclk", "clk32k_in"; 843 #clock-cells = <1>; 784 #clock-cells = <1>; 844 #interrupt-cells = <2>; 785 #interrupt-cells = <2>; 845 interrupt-controller; 786 interrupt-controller; 846 787 847 pinmux { << 848 pex_dpd_disable: pex-d << 849 pins = "pex-bi << 850 low-power-disa << 851 }; << 852 << 853 pex_dpd_enable: pex-dp << 854 pins = "pex-bi << 855 low-power-enab << 856 }; << 857 << 858 sdmmc1_1v8: sdmmc1-1v8 << 859 pins = "sdmmc1 << 860 power-source = << 861 }; << 862 << 863 sdmmc1_3v3: sdmmc1-3v3 << 864 pins = "sdmmc1 << 865 power-source = << 866 }; << 867 << 868 sdmmc3_1v8: sdmmc3-1v8 << 869 pins = "sdmmc3 << 870 power-source = << 871 }; << 872 << 873 sdmmc3_3v3: sdmmc3-3v3 << 874 pins = "sdmmc3 << 875 power-source = << 876 }; << 877 }; << 878 << 879 powergates { 788 powergates { 880 pd_audio: aud { 789 pd_audio: aud { 881 clocks = <&teg 790 clocks = <&tegra_car TEGRA210_CLK_APE>, 882 <&teg 791 <&tegra_car TEGRA210_CLK_APB2APE>; 883 resets = <&teg 792 resets = <&tegra_car 198>; 884 #power-domain- 793 #power-domain-cells = <0>; 885 }; 794 }; 886 795 887 pd_sor: sor { 796 pd_sor: sor { 888 clocks = <&teg 797 clocks = <&tegra_car TEGRA210_CLK_SOR0>, 889 <&teg 798 <&tegra_car TEGRA210_CLK_SOR1>, 890 <&teg !! 799 <&tegra_car TEGRA210_CLK_CSI>, 891 <&teg << 892 <&teg << 893 <&teg 800 <&tegra_car TEGRA210_CLK_DSIA>, 894 <&teg 801 <&tegra_car TEGRA210_CLK_DSIB>, 895 <&teg 802 <&tegra_car TEGRA210_CLK_DPAUX>, 896 <&teg 803 <&tegra_car TEGRA210_CLK_DPAUX1>, 897 <&teg 804 <&tegra_car TEGRA210_CLK_MIPI_CAL>; 898 resets = <&teg 805 resets = <&tegra_car TEGRA210_CLK_SOR0>, 899 <&teg 806 <&tegra_car TEGRA210_CLK_SOR1>, >> 807 <&tegra_car TEGRA210_CLK_CSI>, 900 <&teg 808 <&tegra_car TEGRA210_CLK_DSIA>, 901 <&teg 809 <&tegra_car TEGRA210_CLK_DSIB>, 902 <&teg 810 <&tegra_car TEGRA210_CLK_DPAUX>, 903 <&teg 811 <&tegra_car TEGRA210_CLK_DPAUX1>, 904 <&teg 812 <&tegra_car TEGRA210_CLK_MIPI_CAL>; 905 #power-domain- 813 #power-domain-cells = <0>; 906 }; 814 }; 907 815 908 pd_venc: venc { << 909 clocks = <&teg << 910 <&teg << 911 resets = <&mc << 912 <&teg << 913 <&teg << 914 #power-domain- << 915 }; << 916 << 917 pd_vic: vic { << 918 clocks = <&teg << 919 resets = <&teg << 920 #power-domain- << 921 }; << 922 << 923 pd_xusbss: xusba { 816 pd_xusbss: xusba { 924 clocks = <&teg 817 clocks = <&tegra_car TEGRA210_CLK_XUSB_SS>; 925 resets = <&teg 818 resets = <&tegra_car TEGRA210_CLK_XUSB_SS>; 926 #power-domain- 819 #power-domain-cells = <0>; 927 }; 820 }; 928 821 929 pd_xusbdev: xusbb { 822 pd_xusbdev: xusbb { 930 clocks = <&teg 823 clocks = <&tegra_car TEGRA210_CLK_XUSB_DEV>; 931 resets = <&teg 824 resets = <&tegra_car 95>; 932 #power-domain- 825 #power-domain-cells = <0>; 933 }; 826 }; 934 827 935 pd_xusbhost: xusbc { 828 pd_xusbhost: xusbc { 936 clocks = <&teg 829 clocks = <&tegra_car TEGRA210_CLK_XUSB_HOST>; 937 resets = <&teg 830 resets = <&tegra_car TEGRA210_CLK_XUSB_HOST>; 938 #power-domain- 831 #power-domain-cells = <0>; 939 }; 832 }; >> 833 >> 834 pd_vic: vic { >> 835 clocks = <&tegra_car TEGRA210_CLK_VIC03>; >> 836 clock-names = "vic"; >> 837 resets = <&tegra_car 178>; >> 838 reset-names = "vic"; >> 839 #power-domain-cells = <0>; >> 840 }; >> 841 }; >> 842 >> 843 sdmmc1_3v3: sdmmc1-3v3 { >> 844 pins = "sdmmc1"; >> 845 power-source = <TEGRA_IO_PAD_VOLTAGE_3V3>; >> 846 }; >> 847 >> 848 sdmmc1_1v8: sdmmc1-1v8 { >> 849 pins = "sdmmc1"; >> 850 power-source = <TEGRA_IO_PAD_VOLTAGE_1V8>; >> 851 }; >> 852 >> 853 sdmmc3_3v3: sdmmc3-3v3 { >> 854 pins = "sdmmc3"; >> 855 power-source = <TEGRA_IO_PAD_VOLTAGE_3V3>; >> 856 }; >> 857 >> 858 sdmmc3_1v8: sdmmc3-1v8 { >> 859 pins = "sdmmc3"; >> 860 power-source = <TEGRA_IO_PAD_VOLTAGE_1V8>; >> 861 }; >> 862 >> 863 pex_dpd_disable: pex_en { >> 864 pex-dpd-disable { >> 865 pins = "pex-bias", "pex-clk1", "pex-clk2"; >> 866 low-power-disable; >> 867 }; >> 868 }; >> 869 >> 870 pex_dpd_enable: pex_dis { >> 871 pex-dpd-enable { >> 872 pins = "pex-bias", "pex-clk1", "pex-clk2"; >> 873 low-power-enable; >> 874 }; 940 }; 875 }; 941 }; 876 }; 942 877 943 fuse@7000f800 { 878 fuse@7000f800 { 944 compatible = "nvidia,tegra210- 879 compatible = "nvidia,tegra210-efuse"; 945 reg = <0x0 0x7000f800 0x0 0x40 880 reg = <0x0 0x7000f800 0x0 0x400>; 946 clocks = <&tegra_car TEGRA210_ 881 clocks = <&tegra_car TEGRA210_CLK_FUSE>; 947 clock-names = "fuse"; 882 clock-names = "fuse"; 948 resets = <&tegra_car 39>; 883 resets = <&tegra_car 39>; 949 reset-names = "fuse"; 884 reset-names = "fuse"; 950 }; 885 }; 951 886 952 mc: memory-controller@70019000 { 887 mc: memory-controller@70019000 { 953 compatible = "nvidia,tegra210- 888 compatible = "nvidia,tegra210-mc"; 954 reg = <0x0 0x70019000 0x0 0x10 889 reg = <0x0 0x70019000 0x0 0x1000>; 955 clocks = <&tegra_car TEGRA210_ 890 clocks = <&tegra_car TEGRA210_CLK_MC>; 956 clock-names = "mc"; 891 clock-names = "mc"; 957 892 958 interrupts = <GIC_SPI 77 IRQ_T 893 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 959 894 960 #iommu-cells = <1>; 895 #iommu-cells = <1>; 961 #reset-cells = <1>; << 962 }; << 963 << 964 emc: external-memory-controller@7001b0 << 965 compatible = "nvidia,tegra210- << 966 reg = <0x0 0x7001b000 0x0 0x10 << 967 <0x0 0x7001e000 0x0 0x10 << 968 <0x0 0x7001f000 0x0 0x10 << 969 clocks = <&tegra_car TEGRA210_ << 970 clock-names = "emc"; << 971 interrupts = <GIC_SPI 78 IRQ_T << 972 nvidia,memory-controller = <&m << 973 #cooling-cells = <2>; << 974 }; 896 }; 975 897 976 sata@70020000 { 898 sata@70020000 { 977 compatible = "nvidia,tegra210- 899 compatible = "nvidia,tegra210-ahci"; 978 reg = <0x0 0x70027000 0x0 0x20 900 reg = <0x0 0x70027000 0x0 0x2000>, /* AHCI */ 979 <0x0 0x70020000 0x0 0x70 901 <0x0 0x70020000 0x0 0x7000>, /* SATA */ 980 <0x0 0x70001100 0x0 0x10 902 <0x0 0x70001100 0x0 0x1000>; /* SATA AUX */ 981 interrupts = <GIC_SPI 23 IRQ_T 903 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 982 clocks = <&tegra_car TEGRA210_ 904 clocks = <&tegra_car TEGRA210_CLK_SATA>, 983 <&tegra_car TEGRA210_ 905 <&tegra_car TEGRA210_CLK_SATA_OOB>; 984 clock-names = "sata", "sata-oo 906 clock-names = "sata", "sata-oob"; 985 resets = <&tegra_car 124>, 907 resets = <&tegra_car 124>, 986 <&tegra_car 129>, !! 908 <&tegra_car 123>, 987 <&tegra_car 123>; !! 909 <&tegra_car 129>; 988 reset-names = "sata", "sata-co !! 910 reset-names = "sata", "sata-oob", "sata-cold"; 989 status = "disabled"; 911 status = "disabled"; 990 }; 912 }; 991 913 992 hda@70030000 { 914 hda@70030000 { 993 compatible = "nvidia,tegra210- 915 compatible = "nvidia,tegra210-hda", "nvidia,tegra30-hda"; 994 reg = <0x0 0x70030000 0x0 0x10 916 reg = <0x0 0x70030000 0x0 0x10000>; 995 interrupts = <GIC_SPI 81 IRQ_T 917 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 996 clocks = <&tegra_car TEGRA210_ 918 clocks = <&tegra_car TEGRA210_CLK_HDA>, 997 <&tegra_car TEGRA210_ 919 <&tegra_car TEGRA210_CLK_HDA2HDMI>, 998 <&tegra_car TEGRA210_ 920 <&tegra_car TEGRA210_CLK_HDA2CODEC_2X>; 999 clock-names = "hda", "hda2hdmi 921 clock-names = "hda", "hda2hdmi", "hda2codec_2x"; 1000 resets = <&tegra_car 125>, /* 922 resets = <&tegra_car 125>, /* hda */ 1001 <&tegra_car 128>, /* 923 <&tegra_car 128>, /* hda2hdmi */ 1002 <&tegra_car 111>; /* 924 <&tegra_car 111>; /* hda2codec_2x */ 1003 reset-names = "hda", "hda2hdm 925 reset-names = "hda", "hda2hdmi", "hda2codec_2x"; 1004 power-domains = <&pd_sor>; << 1005 status = "disabled"; 926 status = "disabled"; 1006 }; 927 }; 1007 928 1008 usb@70090000 { 929 usb@70090000 { 1009 compatible = "nvidia,tegra210 930 compatible = "nvidia,tegra210-xusb"; 1010 reg = <0x0 0x70090000 0x0 0x8 931 reg = <0x0 0x70090000 0x0 0x8000>, 1011 <0x0 0x70098000 0x0 0x1 932 <0x0 0x70098000 0x0 0x1000>, 1012 <0x0 0x70099000 0x0 0x1 933 <0x0 0x70099000 0x0 0x1000>; 1013 reg-names = "hcd", "fpci", "i 934 reg-names = "hcd", "fpci", "ipfs"; 1014 935 1015 interrupts = <GIC_SPI 39 IRQ_ 936 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 1016 <GIC_SPI 40 IRQ_ 937 <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 1017 938 1018 clocks = <&tegra_car TEGRA210 939 clocks = <&tegra_car TEGRA210_CLK_XUSB_HOST>, 1019 <&tegra_car TEGRA210 940 <&tegra_car TEGRA210_CLK_XUSB_HOST_SRC>, 1020 <&tegra_car TEGRA210 941 <&tegra_car TEGRA210_CLK_XUSB_FALCON_SRC>, 1021 <&tegra_car TEGRA210 942 <&tegra_car TEGRA210_CLK_XUSB_SS>, 1022 <&tegra_car TEGRA210 943 <&tegra_car TEGRA210_CLK_XUSB_SS_DIV2>, 1023 <&tegra_car TEGRA210 944 <&tegra_car TEGRA210_CLK_XUSB_SS_SRC>, 1024 <&tegra_car TEGRA210 945 <&tegra_car TEGRA210_CLK_XUSB_HS_SRC>, 1025 <&tegra_car TEGRA210 946 <&tegra_car TEGRA210_CLK_XUSB_FS_SRC>, 1026 <&tegra_car TEGRA210 947 <&tegra_car TEGRA210_CLK_PLL_U_480M>, 1027 <&tegra_car TEGRA210 948 <&tegra_car TEGRA210_CLK_CLK_M>, 1028 <&tegra_car TEGRA210 949 <&tegra_car TEGRA210_CLK_PLL_E>; 1029 clock-names = "xusb_host", "x 950 clock-names = "xusb_host", "xusb_host_src", 1030 "xusb_falcon_sr 951 "xusb_falcon_src", "xusb_ss", 1031 "xusb_ss_div2", 952 "xusb_ss_div2", "xusb_ss_src", 1032 "xusb_hs_src", 953 "xusb_hs_src", "xusb_fs_src", 1033 "pll_u_480m", " 954 "pll_u_480m", "clk_m", "pll_e"; 1034 resets = <&tegra_car 89>, <&t 955 resets = <&tegra_car 89>, <&tegra_car 156>, 1035 <&tegra_car 143>; 956 <&tegra_car 143>; 1036 reset-names = "xusb_host", "x 957 reset-names = "xusb_host", "xusb_ss", "xusb_src"; 1037 power-domains = <&pd_xusbhost 958 power-domains = <&pd_xusbhost>, <&pd_xusbss>; 1038 power-domain-names = "xusb_ho 959 power-domain-names = "xusb_host", "xusb_ss"; 1039 960 1040 nvidia,xusb-padctl = <&padctl 961 nvidia,xusb-padctl = <&padctl>; 1041 962 1042 status = "disabled"; 963 status = "disabled"; 1043 }; 964 }; 1044 965 1045 padctl: padctl@7009f000 { 966 padctl: padctl@7009f000 { 1046 compatible = "nvidia,tegra210 967 compatible = "nvidia,tegra210-xusb-padctl"; 1047 reg = <0x0 0x7009f000 0x0 0x1 968 reg = <0x0 0x7009f000 0x0 0x1000>; 1048 interrupts = <GIC_SPI 49 IRQ_ << 1049 resets = <&tegra_car 142>; 969 resets = <&tegra_car 142>; 1050 reset-names = "padctl"; 970 reset-names = "padctl"; 1051 nvidia,pmc = <&tegra_pmc>; << 1052 971 1053 status = "disabled"; 972 status = "disabled"; 1054 973 1055 pads { 974 pads { 1056 usb2 { 975 usb2 { 1057 clocks = <&te 976 clocks = <&tegra_car TEGRA210_CLK_USB2_TRK>; 1058 clock-names = 977 clock-names = "trk"; 1059 status = "dis 978 status = "disabled"; 1060 979 1061 lanes { 980 lanes { 1062 usb2- 981 usb2-0 { 1063 982 status = "disabled"; 1064 983 #phy-cells = <0>; 1065 }; 984 }; 1066 985 1067 usb2- 986 usb2-1 { 1068 987 status = "disabled"; 1069 988 #phy-cells = <0>; 1070 }; 989 }; 1071 990 1072 usb2- 991 usb2-2 { 1073 992 status = "disabled"; 1074 993 #phy-cells = <0>; 1075 }; 994 }; 1076 995 1077 usb2- 996 usb2-3 { 1078 997 status = "disabled"; 1079 998 #phy-cells = <0>; 1080 }; 999 }; 1081 }; 1000 }; 1082 }; 1001 }; 1083 1002 1084 hsic { 1003 hsic { 1085 clocks = <&te 1004 clocks = <&tegra_car TEGRA210_CLK_HSIC_TRK>; 1086 clock-names = 1005 clock-names = "trk"; 1087 status = "dis 1006 status = "disabled"; 1088 1007 1089 lanes { 1008 lanes { 1090 hsic- 1009 hsic-0 { 1091 1010 status = "disabled"; 1092 1011 #phy-cells = <0>; 1093 }; 1012 }; 1094 1013 1095 hsic- 1014 hsic-1 { 1096 1015 status = "disabled"; 1097 1016 #phy-cells = <0>; 1098 }; 1017 }; 1099 }; 1018 }; 1100 }; 1019 }; 1101 1020 1102 pcie { 1021 pcie { 1103 clocks = <&te 1022 clocks = <&tegra_car TEGRA210_CLK_PLL_E>; 1104 clock-names = 1023 clock-names = "pll"; 1105 resets = <&te 1024 resets = <&tegra_car 205>; 1106 reset-names = 1025 reset-names = "phy"; 1107 status = "dis 1026 status = "disabled"; 1108 1027 1109 lanes { 1028 lanes { 1110 pcie- 1029 pcie-0 { 1111 1030 status = "disabled"; 1112 1031 #phy-cells = <0>; 1113 }; 1032 }; 1114 1033 1115 pcie- 1034 pcie-1 { 1116 1035 status = "disabled"; 1117 1036 #phy-cells = <0>; 1118 }; 1037 }; 1119 1038 1120 pcie- 1039 pcie-2 { 1121 1040 status = "disabled"; 1122 1041 #phy-cells = <0>; 1123 }; 1042 }; 1124 1043 1125 pcie- 1044 pcie-3 { 1126 1045 status = "disabled"; 1127 1046 #phy-cells = <0>; 1128 }; 1047 }; 1129 1048 1130 pcie- 1049 pcie-4 { 1131 1050 status = "disabled"; 1132 1051 #phy-cells = <0>; 1133 }; 1052 }; 1134 1053 1135 pcie- 1054 pcie-5 { 1136 1055 status = "disabled"; 1137 1056 #phy-cells = <0>; 1138 }; 1057 }; 1139 1058 1140 pcie- 1059 pcie-6 { 1141 1060 status = "disabled"; 1142 1061 #phy-cells = <0>; 1143 }; 1062 }; 1144 }; 1063 }; 1145 }; 1064 }; 1146 1065 1147 sata { 1066 sata { 1148 clocks = <&te 1067 clocks = <&tegra_car TEGRA210_CLK_PLL_E>; 1149 clock-names = 1068 clock-names = "pll"; 1150 resets = <&te 1069 resets = <&tegra_car 204>; 1151 reset-names = 1070 reset-names = "phy"; 1152 status = "dis 1071 status = "disabled"; 1153 1072 1154 lanes { 1073 lanes { 1155 sata- 1074 sata-0 { 1156 1075 status = "disabled"; 1157 1076 #phy-cells = <0>; 1158 }; 1077 }; 1159 }; 1078 }; 1160 }; 1079 }; 1161 }; 1080 }; 1162 1081 1163 ports { 1082 ports { 1164 usb2-0 { 1083 usb2-0 { 1165 status = "dis 1084 status = "disabled"; 1166 }; 1085 }; 1167 1086 1168 usb2-1 { 1087 usb2-1 { 1169 status = "dis 1088 status = "disabled"; 1170 }; 1089 }; 1171 1090 1172 usb2-2 { 1091 usb2-2 { 1173 status = "dis 1092 status = "disabled"; 1174 }; 1093 }; 1175 1094 1176 usb2-3 { 1095 usb2-3 { 1177 status = "dis 1096 status = "disabled"; 1178 }; 1097 }; 1179 1098 1180 hsic-0 { 1099 hsic-0 { 1181 status = "dis 1100 status = "disabled"; 1182 }; 1101 }; 1183 1102 1184 usb3-0 { 1103 usb3-0 { 1185 status = "dis 1104 status = "disabled"; 1186 }; 1105 }; 1187 1106 1188 usb3-1 { 1107 usb3-1 { 1189 status = "dis 1108 status = "disabled"; 1190 }; 1109 }; 1191 1110 1192 usb3-2 { 1111 usb3-2 { 1193 status = "dis 1112 status = "disabled"; 1194 }; 1113 }; 1195 1114 1196 usb3-3 { 1115 usb3-3 { 1197 status = "dis 1116 status = "disabled"; 1198 }; 1117 }; 1199 }; 1118 }; 1200 }; 1119 }; 1201 1120 1202 mmc@700b0000 { !! 1121 sdhci@700b0000 { 1203 compatible = "nvidia,tegra210 !! 1122 compatible = "nvidia,tegra210-sdhci", "nvidia,tegra124-sdhci"; 1204 reg = <0x0 0x700b0000 0x0 0x2 1123 reg = <0x0 0x700b0000 0x0 0x200>; 1205 interrupts = <GIC_SPI 14 IRQ_ 1124 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 1206 clocks = <&tegra_car TEGRA210 !! 1125 clocks = <&tegra_car TEGRA210_CLK_SDMMC1>; 1207 <&tegra_car TEGRA210 !! 1126 clock-names = "sdhci"; 1208 clock-names = "sdhci", "tmclk << 1209 resets = <&tegra_car 14>; 1127 resets = <&tegra_car 14>; 1210 reset-names = "sdhci"; 1128 reset-names = "sdhci"; 1211 pinctrl-names = "sdmmc-3v3", 1129 pinctrl-names = "sdmmc-3v3", "sdmmc-1v8", 1212 "sdmmc-3v3-dr 1130 "sdmmc-3v3-drv", "sdmmc-1v8-drv"; 1213 pinctrl-0 = <&sdmmc1_3v3>; 1131 pinctrl-0 = <&sdmmc1_3v3>; 1214 pinctrl-1 = <&sdmmc1_1v8>; 1132 pinctrl-1 = <&sdmmc1_1v8>; 1215 pinctrl-2 = <&sdmmc1_3v3_drv> 1133 pinctrl-2 = <&sdmmc1_3v3_drv>; 1216 pinctrl-3 = <&sdmmc1_1v8_drv> 1134 pinctrl-3 = <&sdmmc1_1v8_drv>; 1217 nvidia,pad-autocal-pull-up-of 1135 nvidia,pad-autocal-pull-up-offset-3v3 = <0x00>; 1218 nvidia,pad-autocal-pull-down- 1136 nvidia,pad-autocal-pull-down-offset-3v3 = <0x7d>; 1219 nvidia,pad-autocal-pull-up-of 1137 nvidia,pad-autocal-pull-up-offset-1v8 = <0x7b>; 1220 nvidia,pad-autocal-pull-down- 1138 nvidia,pad-autocal-pull-down-offset-1v8 = <0x7b>; 1221 nvidia,default-tap = <0x2>; 1139 nvidia,default-tap = <0x2>; 1222 nvidia,default-trim = <0x4>; 1140 nvidia,default-trim = <0x4>; 1223 assigned-clocks = <&tegra_car 1141 assigned-clocks = <&tegra_car TEGRA210_CLK_SDMMC4>, 1224 <&tegra_car 1142 <&tegra_car TEGRA210_CLK_PLL_C4_OUT0>, 1225 <&tegra_car 1143 <&tegra_car TEGRA210_CLK_PLL_C4>; 1226 assigned-clock-parents = <&te 1144 assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_C4_OUT0>; 1227 assigned-clock-rates = <20000 1145 assigned-clock-rates = <200000000>, <1000000000>, <1000000000>; 1228 status = "disabled"; 1146 status = "disabled"; 1229 }; 1147 }; 1230 1148 1231 mmc@700b0200 { !! 1149 sdhci@700b0200 { 1232 compatible = "nvidia,tegra210 !! 1150 compatible = "nvidia,tegra210-sdhci", "nvidia,tegra124-sdhci"; 1233 reg = <0x0 0x700b0200 0x0 0x2 1151 reg = <0x0 0x700b0200 0x0 0x200>; 1234 interrupts = <GIC_SPI 15 IRQ_ 1152 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 1235 clocks = <&tegra_car TEGRA210 !! 1153 clocks = <&tegra_car TEGRA210_CLK_SDMMC2>; 1236 <&tegra_car TEGRA210 !! 1154 clock-names = "sdhci"; 1237 clock-names = "sdhci", "tmclk << 1238 resets = <&tegra_car 9>; 1155 resets = <&tegra_car 9>; 1239 reset-names = "sdhci"; 1156 reset-names = "sdhci"; 1240 pinctrl-names = "sdmmc-1v8-dr 1157 pinctrl-names = "sdmmc-1v8-drv"; 1241 pinctrl-0 = <&sdmmc2_1v8_drv> 1158 pinctrl-0 = <&sdmmc2_1v8_drv>; 1242 nvidia,pad-autocal-pull-up-of 1159 nvidia,pad-autocal-pull-up-offset-1v8 = <0x05>; 1243 nvidia,pad-autocal-pull-down- 1160 nvidia,pad-autocal-pull-down-offset-1v8 = <0x05>; 1244 nvidia,default-tap = <0x8>; 1161 nvidia,default-tap = <0x8>; 1245 nvidia,default-trim = <0x0>; 1162 nvidia,default-trim = <0x0>; 1246 status = "disabled"; 1163 status = "disabled"; 1247 }; 1164 }; 1248 1165 1249 mmc@700b0400 { !! 1166 sdhci@700b0400 { 1250 compatible = "nvidia,tegra210 !! 1167 compatible = "nvidia,tegra210-sdhci", "nvidia,tegra124-sdhci"; 1251 reg = <0x0 0x700b0400 0x0 0x2 1168 reg = <0x0 0x700b0400 0x0 0x200>; 1252 interrupts = <GIC_SPI 19 IRQ_ 1169 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 1253 clocks = <&tegra_car TEGRA210 !! 1170 clocks = <&tegra_car TEGRA210_CLK_SDMMC3>; 1254 <&tegra_car TEGRA210 !! 1171 clock-names = "sdhci"; 1255 clock-names = "sdhci", "tmclk << 1256 resets = <&tegra_car 69>; 1172 resets = <&tegra_car 69>; 1257 reset-names = "sdhci"; 1173 reset-names = "sdhci"; 1258 pinctrl-names = "sdmmc-3v3", 1174 pinctrl-names = "sdmmc-3v3", "sdmmc-1v8", 1259 "sdmmc-3v3-dr 1175 "sdmmc-3v3-drv", "sdmmc-1v8-drv"; 1260 pinctrl-0 = <&sdmmc3_3v3>; 1176 pinctrl-0 = <&sdmmc3_3v3>; 1261 pinctrl-1 = <&sdmmc3_1v8>; 1177 pinctrl-1 = <&sdmmc3_1v8>; 1262 pinctrl-2 = <&sdmmc3_3v3_drv> 1178 pinctrl-2 = <&sdmmc3_3v3_drv>; 1263 pinctrl-3 = <&sdmmc3_1v8_drv> 1179 pinctrl-3 = <&sdmmc3_1v8_drv>; 1264 nvidia,pad-autocal-pull-up-of 1180 nvidia,pad-autocal-pull-up-offset-3v3 = <0x00>; 1265 nvidia,pad-autocal-pull-down- 1181 nvidia,pad-autocal-pull-down-offset-3v3 = <0x7d>; 1266 nvidia,pad-autocal-pull-up-of 1182 nvidia,pad-autocal-pull-up-offset-1v8 = <0x7b>; 1267 nvidia,pad-autocal-pull-down- 1183 nvidia,pad-autocal-pull-down-offset-1v8 = <0x7b>; 1268 nvidia,default-tap = <0x3>; 1184 nvidia,default-tap = <0x3>; 1269 nvidia,default-trim = <0x3>; 1185 nvidia,default-trim = <0x3>; 1270 status = "disabled"; 1186 status = "disabled"; 1271 }; 1187 }; 1272 1188 1273 mmc@700b0600 { !! 1189 sdhci@700b0600 { 1274 compatible = "nvidia,tegra210 !! 1190 compatible = "nvidia,tegra210-sdhci", "nvidia,tegra124-sdhci"; 1275 reg = <0x0 0x700b0600 0x0 0x2 1191 reg = <0x0 0x700b0600 0x0 0x200>; 1276 interrupts = <GIC_SPI 31 IRQ_ 1192 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 1277 clocks = <&tegra_car TEGRA210 !! 1193 clocks = <&tegra_car TEGRA210_CLK_SDMMC4>; 1278 <&tegra_car TEGRA210 !! 1194 clock-names = "sdhci"; 1279 clock-names = "sdhci", "tmclk << 1280 resets = <&tegra_car 15>; 1195 resets = <&tegra_car 15>; 1281 reset-names = "sdhci"; 1196 reset-names = "sdhci"; 1282 pinctrl-names = "sdmmc-3v3-dr 1197 pinctrl-names = "sdmmc-3v3-drv", "sdmmc-1v8-drv"; 1283 pinctrl-0 = <&sdmmc4_1v8_drv> 1198 pinctrl-0 = <&sdmmc4_1v8_drv>; 1284 pinctrl-1 = <&sdmmc4_1v8_drv> 1199 pinctrl-1 = <&sdmmc4_1v8_drv>; 1285 nvidia,pad-autocal-pull-up-of 1200 nvidia,pad-autocal-pull-up-offset-1v8 = <0x05>; 1286 nvidia,pad-autocal-pull-down- 1201 nvidia,pad-autocal-pull-down-offset-1v8 = <0x05>; 1287 nvidia,default-tap = <0x8>; 1202 nvidia,default-tap = <0x8>; 1288 nvidia,default-trim = <0x0>; 1203 nvidia,default-trim = <0x0>; 1289 assigned-clocks = <&tegra_car 1204 assigned-clocks = <&tegra_car TEGRA210_CLK_SDMMC4>, 1290 <&tegra_car 1205 <&tegra_car TEGRA210_CLK_PLL_C4_OUT0>; 1291 assigned-clock-parents = <&te 1206 assigned-clock-parents = <&tegra_car TEGRA210_CLK_PLL_C4_OUT0>; 1292 nvidia,dqs-trim = <40>; 1207 nvidia,dqs-trim = <40>; 1293 mmc-hs400-1_8v; 1208 mmc-hs400-1_8v; 1294 status = "disabled"; 1209 status = "disabled"; 1295 }; 1210 }; 1296 1211 1297 usb@700d0000 { 1212 usb@700d0000 { 1298 compatible = "nvidia,tegra210 1213 compatible = "nvidia,tegra210-xudc"; 1299 reg = <0x0 0x700d0000 0x0 0x8 1214 reg = <0x0 0x700d0000 0x0 0x8000>, 1300 <0x0 0x700d8000 0x0 0x1 1215 <0x0 0x700d8000 0x0 0x1000>, 1301 <0x0 0x700d9000 0x0 0x1 1216 <0x0 0x700d9000 0x0 0x1000>; 1302 reg-names = "base", "fpci", " 1217 reg-names = "base", "fpci", "ipfs"; 1303 interrupts = <GIC_SPI 44 IRQ_ 1218 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; 1304 clocks = <&tegra_car TEGRA210 1219 clocks = <&tegra_car TEGRA210_CLK_XUSB_DEV>, 1305 <&tegra_car TEGRA210 1220 <&tegra_car TEGRA210_CLK_XUSB_SS>, 1306 <&tegra_car TEGRA210 1221 <&tegra_car TEGRA210_CLK_XUSB_SSP_SRC>, 1307 <&tegra_car TEGRA210 1222 <&tegra_car TEGRA210_CLK_XUSB_FS_SRC>, 1308 <&tegra_car TEGRA210 1223 <&tegra_car TEGRA210_CLK_XUSB_HS_SRC>; 1309 clock-names = "dev", "ss", "s 1224 clock-names = "dev", "ss", "ss_src", "fs_src", "hs_src"; 1310 power-domains = <&pd_xusbdev> 1225 power-domains = <&pd_xusbdev>, <&pd_xusbss>; 1311 power-domain-names = "dev", " 1226 power-domain-names = "dev", "ss"; 1312 nvidia,xusb-padctl = <&padctl 1227 nvidia,xusb-padctl = <&padctl>; 1313 status = "disabled"; 1228 status = "disabled"; 1314 }; 1229 }; 1315 1230 1316 soctherm: thermal-sensor@700e2000 { << 1317 compatible = "nvidia,tegra210 << 1318 reg = <0x0 0x700e2000 0x0 0x6 << 1319 <0x0 0x60006000 0x0 0x4 << 1320 reg-names = "soctherm-reg", " << 1321 interrupts = <GIC_SPI 48 IRQ_ << 1322 <GIC_SPI 51 IRQ_ << 1323 interrupt-names = "thermal", << 1324 clocks = <&tegra_car TEGRA210 << 1325 <&tegra_car TEGRA210_ << 1326 clock-names = "tsensor", "soc << 1327 resets = <&tegra_car 78>; << 1328 reset-names = "soctherm"; << 1329 #thermal-sensor-cells = <1>; << 1330 << 1331 throttle-cfgs { << 1332 throttle_heavy: heavy << 1333 nvidia,priori << 1334 nvidia,cpu-th << 1335 nvidia,gpu-th << 1336 << 1337 #cooling-cell << 1338 }; << 1339 }; << 1340 }; << 1341 << 1342 mipi: mipi@700e3000 { 1231 mipi: mipi@700e3000 { 1343 compatible = "nvidia,tegra210 1232 compatible = "nvidia,tegra210-mipi"; 1344 reg = <0x0 0x700e3000 0x0 0x1 1233 reg = <0x0 0x700e3000 0x0 0x100>; 1345 clocks = <&tegra_car TEGRA210 1234 clocks = <&tegra_car TEGRA210_CLK_MIPI_CAL>; 1346 clock-names = "mipi-cal"; 1235 clock-names = "mipi-cal"; 1347 power-domains = <&pd_sor>; 1236 power-domains = <&pd_sor>; 1348 #nvidia,mipi-calibrate-cells 1237 #nvidia,mipi-calibrate-cells = <1>; 1349 }; 1238 }; 1350 1239 1351 dfll: clock@70110000 { 1240 dfll: clock@70110000 { 1352 compatible = "nvidia,tegra210 1241 compatible = "nvidia,tegra210-dfll"; 1353 reg = <0 0x70110000 0 0x100>, 1242 reg = <0 0x70110000 0 0x100>, /* DFLL control */ 1354 <0 0x70110000 0 0x100>, 1243 <0 0x70110000 0 0x100>, /* I2C output control */ 1355 <0 0x70110100 0 0x100>, 1244 <0 0x70110100 0 0x100>, /* Integrated I2C controller */ 1356 <0 0x70110200 0 0x100>; 1245 <0 0x70110200 0 0x100>; /* Look-up table RAM */ 1357 interrupts = <GIC_SPI 62 IRQ_ 1246 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 1358 clocks = <&tegra_car TEGRA210 1247 clocks = <&tegra_car TEGRA210_CLK_DFLL_SOC>, 1359 <&tegra_car TEGRA210 1248 <&tegra_car TEGRA210_CLK_DFLL_REF>, 1360 <&tegra_car TEGRA210 1249 <&tegra_car TEGRA210_CLK_I2C5>; 1361 clock-names = "soc", "ref", " 1250 clock-names = "soc", "ref", "i2c"; 1362 resets = <&tegra_car TEGRA210 !! 1251 resets = <&tegra_car TEGRA210_RST_DFLL_DVCO>; 1363 <&tegra_car 155>; !! 1252 reset-names = "dvco"; 1364 reset-names = "dvco", "dfll"; << 1365 #clock-cells = <0>; 1253 #clock-cells = <0>; 1366 clock-output-names = "dfllCPU 1254 clock-output-names = "dfllCPU_out"; 1367 status = "disabled"; 1255 status = "disabled"; 1368 }; 1256 }; 1369 1257 1370 aconnect@702c0000 { 1258 aconnect@702c0000 { 1371 compatible = "nvidia,tegra210 1259 compatible = "nvidia,tegra210-aconnect"; 1372 clocks = <&tegra_car TEGRA210 1260 clocks = <&tegra_car TEGRA210_CLK_APE>, 1373 <&tegra_car TEGRA210 1261 <&tegra_car TEGRA210_CLK_APB2APE>; 1374 clock-names = "ape", "apb2ape 1262 clock-names = "ape", "apb2ape"; 1375 power-domains = <&pd_audio>; 1263 power-domains = <&pd_audio>; 1376 #address-cells = <1>; 1264 #address-cells = <1>; 1377 #size-cells = <1>; 1265 #size-cells = <1>; 1378 ranges = <0x702c0000 0x0 0x70 1266 ranges = <0x702c0000 0x0 0x702c0000 0x00040000>; 1379 status = "disabled"; 1267 status = "disabled"; 1380 1268 1381 tegra_ahub: ahub@702d0800 { !! 1269 adma: dma@702e2000 { 1382 compatible = "nvidia, << 1383 reg = <0x702d0800 0x8 << 1384 clocks = <&tegra_car << 1385 clock-names = "ahub"; << 1386 assigned-clocks = <&t << 1387 assigned-clock-parent << 1388 assigned-clock-rates << 1389 #address-cells = <1>; << 1390 #size-cells = <1>; << 1391 ranges = <0x702d0000 << 1392 status = "disabled"; << 1393 << 1394 tegra_admaif: admaif@ << 1395 compatible = << 1396 reg = <0x702d << 1397 dmas = <&adma << 1398 <&adma << 1399 <&adma << 1400 <&adma << 1401 <&adma << 1402 <&adma << 1403 <&adma << 1404 <&adma << 1405 <&adma << 1406 <&adma << 1407 dma-names = " << 1408 " << 1409 " << 1410 " << 1411 " << 1412 " << 1413 " << 1414 " << 1415 " << 1416 " << 1417 status = "dis << 1418 << 1419 ports { << 1420 #addr << 1421 #size << 1422 << 1423 admai << 1424 << 1425 << 1426 << 1427 << 1428 << 1429 }; << 1430 << 1431 admai << 1432 << 1433 << 1434 << 1435 << 1436 << 1437 }; << 1438 << 1439 admai << 1440 << 1441 << 1442 << 1443 << 1444 << 1445 }; << 1446 << 1447 admai << 1448 << 1449 << 1450 << 1451 << 1452 << 1453 }; << 1454 << 1455 admai << 1456 << 1457 << 1458 << 1459 << 1460 << 1461 }; << 1462 << 1463 admai << 1464 << 1465 << 1466 << 1467 << 1468 << 1469 }; << 1470 << 1471 admai << 1472 << 1473 << 1474 << 1475 << 1476 << 1477 }; << 1478 << 1479 admai << 1480 << 1481 << 1482 << 1483 << 1484 << 1485 }; << 1486 << 1487 admai << 1488 << 1489 << 1490 << 1491 << 1492 << 1493 }; << 1494 << 1495 admai << 1496 << 1497 << 1498 << 1499 << 1500 << 1501 }; << 1502 }; << 1503 }; << 1504 << 1505 tegra_i2s1: i2s@702d1 << 1506 compatible = << 1507 reg = <0x702d << 1508 clocks = <&te << 1509 <&te << 1510 clock-names = << 1511 assigned-cloc << 1512 assigned-cloc << 1513 assigned-cloc << 1514 sound-name-pr << 1515 status = "dis << 1516 }; << 1517 << 1518 tegra_i2s2: i2s@702d1 << 1519 compatible = << 1520 reg = <0x702d << 1521 clocks = <&te << 1522 <&te << 1523 clock-names = << 1524 assigned-cloc << 1525 assigned-cloc << 1526 assigned-cloc << 1527 sound-name-pr << 1528 status = "dis << 1529 }; << 1530 << 1531 tegra_i2s3: i2s@702d1 << 1532 compatible = << 1533 reg = <0x702d << 1534 clocks = <&te << 1535 <&te << 1536 clock-names = << 1537 assigned-cloc << 1538 assigned-cloc << 1539 assigned-cloc << 1540 sound-name-pr << 1541 status = "dis << 1542 }; << 1543 << 1544 tegra_i2s4: i2s@702d1 << 1545 compatible = << 1546 reg = <0x702d << 1547 clocks = <&te << 1548 <&te << 1549 clock-names = << 1550 assigned-cloc << 1551 assigned-cloc << 1552 assigned-cloc << 1553 sound-name-pr << 1554 status = "dis << 1555 }; << 1556 << 1557 tegra_i2s5: i2s@702d1 << 1558 compatible = << 1559 reg = <0x702d << 1560 clocks = <&te << 1561 <&te << 1562 clock-names = << 1563 assigned-cloc << 1564 assigned-cloc << 1565 assigned-cloc << 1566 sound-name-pr << 1567 status = "dis << 1568 }; << 1569 << 1570 tegra_sfc1: sfc@702d2 << 1571 compatible = << 1572 reg = <0x702d << 1573 sound-name-pr << 1574 status = "dis << 1575 }; << 1576 << 1577 tegra_sfc2: sfc@702d2 << 1578 compatible = << 1579 reg = <0x702d << 1580 sound-name-pr << 1581 status = "dis << 1582 }; << 1583 << 1584 tegra_sfc3: sfc@702d2 << 1585 compatible = << 1586 reg = <0x702d << 1587 sound-name-pr << 1588 status = "dis << 1589 }; << 1590 << 1591 tegra_sfc4: sfc@702d2 << 1592 compatible = << 1593 reg = <0x702d << 1594 sound-name-pr << 1595 status = "dis << 1596 }; << 1597 << 1598 tegra_amx1: amx@702d3 << 1599 compatible = << 1600 reg = <0x702d << 1601 sound-name-pr << 1602 status = "dis << 1603 }; << 1604 << 1605 tegra_amx2: amx@702d3 << 1606 compatible = << 1607 reg = <0x702d << 1608 sound-name-pr << 1609 status = "dis << 1610 }; << 1611 << 1612 tegra_adx1: adx@702d3 << 1613 compatible = << 1614 reg = <0x702d << 1615 sound-name-pr << 1616 status = "dis << 1617 }; << 1618 << 1619 tegra_adx2: adx@702d3 << 1620 compatible = << 1621 reg = <0x702d << 1622 sound-name-pr << 1623 status = "dis << 1624 }; << 1625 << 1626 tegra_dmic1: dmic@702 << 1627 compatible = << 1628 reg = <0x702d << 1629 clocks = <&te << 1630 clock-names = << 1631 assigned-cloc << 1632 assigned-cloc << 1633 assigned-cloc << 1634 sound-name-pr << 1635 status = "dis << 1636 }; << 1637 << 1638 tegra_dmic2: dmic@702 << 1639 compatible = << 1640 reg = <0x702d << 1641 clocks = <&te << 1642 clock-names = << 1643 assigned-cloc << 1644 assigned-cloc << 1645 assigned-cloc << 1646 sound-name-pr << 1647 status = "dis << 1648 }; << 1649 << 1650 tegra_dmic3: dmic@702 << 1651 compatible = << 1652 reg = <0x702d << 1653 clocks = <&te << 1654 clock-names = << 1655 assigned-cloc << 1656 assigned-cloc << 1657 assigned-cloc << 1658 sound-name-pr << 1659 status = "dis << 1660 }; << 1661 << 1662 tegra_ope1: processin << 1663 compatible = << 1664 reg = <0x702d << 1665 #address-cell << 1666 #size-cells = << 1667 ranges; << 1668 sound-name-pr << 1669 status = "dis << 1670 << 1671 equalizer@702 << 1672 compa << 1673 reg = << 1674 }; << 1675 << 1676 dynamic-range << 1677 compa << 1678 reg = << 1679 }; << 1680 }; << 1681 << 1682 tegra_ope2: processin << 1683 compatible = << 1684 reg = <0x702d << 1685 #address-cell << 1686 #size-cells = << 1687 ranges; << 1688 sound-name-pr << 1689 status = "dis << 1690 << 1691 equalizer@702 << 1692 compa << 1693 reg = << 1694 }; << 1695 << 1696 dynamic-range << 1697 compa << 1698 reg = << 1699 }; << 1700 }; << 1701 << 1702 tegra_mvc1: mvc@702da << 1703 compatible = << 1704 reg = <0x702d << 1705 sound-name-pr << 1706 status = "dis << 1707 }; << 1708 << 1709 tegra_mvc2: mvc@702da << 1710 compatible = << 1711 reg = <0x702d << 1712 sound-name-pr << 1713 status = "dis << 1714 }; << 1715 << 1716 tegra_amixer: amixer@ << 1717 compatible = << 1718 reg = <0x702d << 1719 sound-name-pr << 1720 status = "dis << 1721 }; << 1722 << 1723 ports { << 1724 #address-cell << 1725 #size-cells = << 1726 << 1727 port@0 { << 1728 reg = << 1729 << 1730 xbar_ << 1731 << 1732 }; << 1733 }; << 1734 << 1735 port@1 { << 1736 reg = << 1737 << 1738 xbar_ << 1739 << 1740 }; << 1741 }; << 1742 << 1743 port@2 { << 1744 reg = << 1745 << 1746 xbar_ << 1747 << 1748 }; << 1749 }; << 1750 << 1751 port@3 { << 1752 reg = << 1753 << 1754 xbar_ << 1755 << 1756 }; << 1757 }; << 1758 << 1759 port@4 { << 1760 reg = << 1761 xbar_ << 1762 << 1763 }; << 1764 }; << 1765 port@5 { << 1766 reg = << 1767 << 1768 xbar_ << 1769 << 1770 }; << 1771 }; << 1772 << 1773 port@6 { << 1774 reg = << 1775 << 1776 xbar_ << 1777 << 1778 }; << 1779 }; << 1780 << 1781 port@7 { << 1782 reg = << 1783 << 1784 xbar_ << 1785 << 1786 }; << 1787 }; << 1788 << 1789 port@8 { << 1790 reg = << 1791 << 1792 xbar_ << 1793 << 1794 }; << 1795 }; << 1796 << 1797 port@9 { << 1798 reg = << 1799 << 1800 xbar_ << 1801 << 1802 }; << 1803 }; << 1804 }; << 1805 }; << 1806 << 1807 adma: dma-controller@702e2000 << 1808 compatible = "nvidia, 1270 compatible = "nvidia,tegra210-adma"; 1809 reg = <0x702e2000 0x2 1271 reg = <0x702e2000 0x2000>; 1810 interrupt-parent = <& 1272 interrupt-parent = <&agic>; 1811 interrupts = <GIC_SPI 1273 interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>, 1812 <GIC_SPI 1274 <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>, 1813 <GIC_SPI 1275 <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>, 1814 <GIC_SPI 1276 <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>, 1815 <GIC_SPI 1277 <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>, 1816 <GIC_SPI 1278 <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>, 1817 <GIC_SPI 1279 <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>, 1818 <GIC_SPI 1280 <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>, 1819 <GIC_SPI 1281 <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>, 1820 <GIC_SPI 1282 <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>, 1821 <GIC_SPI 1283 <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>, 1822 <GIC_SPI 1284 <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, 1823 <GIC_SPI 1285 <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>, 1824 <GIC_SPI 1286 <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>, 1825 <GIC_SPI 1287 <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>, 1826 <GIC_SPI 1288 <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 1827 <GIC_SPI 1289 <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 1828 <GIC_SPI 1290 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 1829 <GIC_SPI 1291 <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 1830 <GIC_SPI 1292 <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 1831 <GIC_SPI 1293 <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>, 1832 <GIC_SPI 1294 <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 1833 #dma-cells = <1>; 1295 #dma-cells = <1>; 1834 clocks = <&tegra_car 1296 clocks = <&tegra_car TEGRA210_CLK_D_AUDIO>; 1835 clock-names = "d_audi 1297 clock-names = "d_audio"; 1836 status = "disabled"; 1298 status = "disabled"; 1837 }; 1299 }; 1838 1300 1839 agic: interrupt-controller@70 !! 1301 agic: agic@702f9000 { 1840 compatible = "nvidia, 1302 compatible = "nvidia,tegra210-agic"; 1841 #interrupt-cells = <3 1303 #interrupt-cells = <3>; 1842 interrupt-controller; 1304 interrupt-controller; 1843 reg = <0x702f9000 0x1 1305 reg = <0x702f9000 0x1000>, 1844 <0x702fa000 0x2 1306 <0x702fa000 0x2000>; 1845 interrupts = <GIC_SPI 1307 interrupts = <GIC_SPI 102 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 1846 clocks = <&tegra_car 1308 clocks = <&tegra_car TEGRA210_CLK_APE>; 1847 clock-names = "clk"; 1309 clock-names = "clk"; 1848 status = "disabled"; 1310 status = "disabled"; 1849 }; 1311 }; 1850 }; 1312 }; 1851 1313 1852 spi@70410000 { 1314 spi@70410000 { 1853 compatible = "nvidia,tegra210 1315 compatible = "nvidia,tegra210-qspi"; 1854 reg = <0x0 0x70410000 0x0 0x1 1316 reg = <0x0 0x70410000 0x0 0x1000>; 1855 interrupts = <GIC_SPI 10 IRQ_ 1317 interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 1856 #address-cells = <1>; 1318 #address-cells = <1>; 1857 #size-cells = <0>; 1319 #size-cells = <0>; 1858 clocks = <&tegra_car TEGRA210 !! 1320 clocks = <&tegra_car TEGRA210_CLK_QSPI>; 1859 <&tegra_car TEGRA210 !! 1321 clock-names = "qspi"; 1860 clock-names = "qspi", "qspi_o << 1861 resets = <&tegra_car 211>; 1322 resets = <&tegra_car 211>; >> 1323 reset-names = "qspi"; 1862 dmas = <&apbdma 5>, <&apbdma 1324 dmas = <&apbdma 5>, <&apbdma 5>; 1863 dma-names = "rx", "tx"; 1325 dma-names = "rx", "tx"; 1864 status = "disabled"; 1326 status = "disabled"; 1865 }; 1327 }; 1866 1328 1867 usb@7d000000 { 1329 usb@7d000000 { 1868 compatible = "nvidia,tegra210 !! 1330 compatible = "nvidia,tegra210-ehci", "nvidia,tegra30-ehci", "usb-ehci"; 1869 reg = <0x0 0x7d000000 0x0 0x4 1331 reg = <0x0 0x7d000000 0x0 0x4000>; 1870 interrupts = <GIC_SPI 20 IRQ_ 1332 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 1871 phy_type = "utmi"; 1333 phy_type = "utmi"; 1872 clocks = <&tegra_car TEGRA210 1334 clocks = <&tegra_car TEGRA210_CLK_USBD>; 1873 clock-names = "usb"; 1335 clock-names = "usb"; 1874 resets = <&tegra_car 22>; 1336 resets = <&tegra_car 22>; 1875 reset-names = "usb"; 1337 reset-names = "usb"; 1876 nvidia,phy = <&phy1>; 1338 nvidia,phy = <&phy1>; 1877 status = "disabled"; 1339 status = "disabled"; 1878 }; 1340 }; 1879 1341 1880 phy1: usb-phy@7d000000 { 1342 phy1: usb-phy@7d000000 { 1881 compatible = "nvidia,tegra210 1343 compatible = "nvidia,tegra210-usb-phy", "nvidia,tegra30-usb-phy"; 1882 reg = <0x0 0x7d000000 0x0 0x4 1344 reg = <0x0 0x7d000000 0x0 0x4000>, 1883 <0x0 0x7d000000 0x0 0x4 1345 <0x0 0x7d000000 0x0 0x4000>; 1884 phy_type = "utmi"; 1346 phy_type = "utmi"; 1885 clocks = <&tegra_car TEGRA210 1347 clocks = <&tegra_car TEGRA210_CLK_USBD>, 1886 <&tegra_car TEGRA210 1348 <&tegra_car TEGRA210_CLK_PLL_U>, 1887 <&tegra_car TEGRA210 1349 <&tegra_car TEGRA210_CLK_USBD>; 1888 clock-names = "reg", "pll_u", 1350 clock-names = "reg", "pll_u", "utmi-pads"; 1889 resets = <&tegra_car 22>, <&t 1351 resets = <&tegra_car 22>, <&tegra_car 22>; 1890 reset-names = "usb", "utmi-pa 1352 reset-names = "usb", "utmi-pads"; 1891 nvidia,hssync-start-delay = < 1353 nvidia,hssync-start-delay = <0>; 1892 nvidia,idle-wait-delay = <17> 1354 nvidia,idle-wait-delay = <17>; 1893 nvidia,elastic-limit = <16>; 1355 nvidia,elastic-limit = <16>; 1894 nvidia,term-range-adj = <6>; 1356 nvidia,term-range-adj = <6>; 1895 nvidia,xcvr-setup = <9>; 1357 nvidia,xcvr-setup = <9>; 1896 nvidia,xcvr-lsfslew = <0>; 1358 nvidia,xcvr-lsfslew = <0>; 1897 nvidia,xcvr-lsrslew = <3>; 1359 nvidia,xcvr-lsrslew = <3>; 1898 nvidia,hssquelch-level = <2>; 1360 nvidia,hssquelch-level = <2>; 1899 nvidia,hsdiscon-level = <5>; 1361 nvidia,hsdiscon-level = <5>; 1900 nvidia,xcvr-hsslew = <12>; 1362 nvidia,xcvr-hsslew = <12>; 1901 nvidia,has-utmi-pad-registers 1363 nvidia,has-utmi-pad-registers; 1902 status = "disabled"; 1364 status = "disabled"; 1903 }; 1365 }; 1904 1366 1905 usb@7d004000 { 1367 usb@7d004000 { 1906 compatible = "nvidia,tegra210 !! 1368 compatible = "nvidia,tegra210-ehci", "nvidia,tegra30-ehci", "usb-ehci"; 1907 reg = <0x0 0x7d004000 0x0 0x4 1369 reg = <0x0 0x7d004000 0x0 0x4000>; 1908 interrupts = <GIC_SPI 21 IRQ_ 1370 interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 1909 phy_type = "utmi"; 1371 phy_type = "utmi"; 1910 clocks = <&tegra_car TEGRA210 1372 clocks = <&tegra_car TEGRA210_CLK_USB2>; 1911 clock-names = "usb"; 1373 clock-names = "usb"; 1912 resets = <&tegra_car 58>; 1374 resets = <&tegra_car 58>; 1913 reset-names = "usb"; 1375 reset-names = "usb"; 1914 nvidia,phy = <&phy2>; 1376 nvidia,phy = <&phy2>; 1915 status = "disabled"; 1377 status = "disabled"; 1916 }; 1378 }; 1917 1379 1918 phy2: usb-phy@7d004000 { 1380 phy2: usb-phy@7d004000 { 1919 compatible = "nvidia,tegra210 1381 compatible = "nvidia,tegra210-usb-phy", "nvidia,tegra30-usb-phy"; 1920 reg = <0x0 0x7d004000 0x0 0x4 1382 reg = <0x0 0x7d004000 0x0 0x4000>, 1921 <0x0 0x7d000000 0x0 0x4 1383 <0x0 0x7d000000 0x0 0x4000>; 1922 phy_type = "utmi"; 1384 phy_type = "utmi"; 1923 clocks = <&tegra_car TEGRA210 1385 clocks = <&tegra_car TEGRA210_CLK_USB2>, 1924 <&tegra_car TEGRA210 1386 <&tegra_car TEGRA210_CLK_PLL_U>, 1925 <&tegra_car TEGRA210 1387 <&tegra_car TEGRA210_CLK_USBD>; 1926 clock-names = "reg", "pll_u", 1388 clock-names = "reg", "pll_u", "utmi-pads"; 1927 resets = <&tegra_car 58>, <&t 1389 resets = <&tegra_car 58>, <&tegra_car 22>; 1928 reset-names = "usb", "utmi-pa 1390 reset-names = "usb", "utmi-pads"; 1929 nvidia,hssync-start-delay = < 1391 nvidia,hssync-start-delay = <0>; 1930 nvidia,idle-wait-delay = <17> 1392 nvidia,idle-wait-delay = <17>; 1931 nvidia,elastic-limit = <16>; 1393 nvidia,elastic-limit = <16>; 1932 nvidia,term-range-adj = <6>; 1394 nvidia,term-range-adj = <6>; 1933 nvidia,xcvr-setup = <9>; 1395 nvidia,xcvr-setup = <9>; 1934 nvidia,xcvr-lsfslew = <0>; 1396 nvidia,xcvr-lsfslew = <0>; 1935 nvidia,xcvr-lsrslew = <3>; 1397 nvidia,xcvr-lsrslew = <3>; 1936 nvidia,hssquelch-level = <2>; 1398 nvidia,hssquelch-level = <2>; 1937 nvidia,hsdiscon-level = <5>; 1399 nvidia,hsdiscon-level = <5>; 1938 nvidia,xcvr-hsslew = <12>; 1400 nvidia,xcvr-hsslew = <12>; 1939 status = "disabled"; 1401 status = "disabled"; 1940 }; 1402 }; 1941 1403 1942 cpus { 1404 cpus { 1943 #address-cells = <1>; 1405 #address-cells = <1>; 1944 #size-cells = <0>; 1406 #size-cells = <0>; 1945 1407 1946 cpu@0 { 1408 cpu@0 { 1947 device_type = "cpu"; 1409 device_type = "cpu"; 1948 compatible = "arm,cor 1410 compatible = "arm,cortex-a57"; 1949 reg = <0>; 1411 reg = <0>; 1950 clocks = <&tegra_car 1412 clocks = <&tegra_car TEGRA210_CLK_CCLK_G>, 1951 <&tegra_car 1413 <&tegra_car TEGRA210_CLK_PLL_X>, 1952 <&tegra_car 1414 <&tegra_car TEGRA210_CLK_PLL_P_OUT4>, 1953 <&dfll>; 1415 <&dfll>; 1954 clock-names = "cpu_g" 1416 clock-names = "cpu_g", "pll_x", "pll_p", "dfll"; 1955 clock-latency = <3000 1417 clock-latency = <300000>; 1956 cpu-idle-states = <&C 1418 cpu-idle-states = <&CPU_SLEEP>; 1957 next-level-cache = <& 1419 next-level-cache = <&L2>; 1958 }; 1420 }; 1959 1421 1960 cpu@1 { 1422 cpu@1 { 1961 device_type = "cpu"; 1423 device_type = "cpu"; 1962 compatible = "arm,cor 1424 compatible = "arm,cortex-a57"; 1963 reg = <1>; 1425 reg = <1>; 1964 cpu-idle-states = <&C 1426 cpu-idle-states = <&CPU_SLEEP>; 1965 next-level-cache = <& 1427 next-level-cache = <&L2>; 1966 }; 1428 }; 1967 1429 1968 cpu@2 { 1430 cpu@2 { 1969 device_type = "cpu"; 1431 device_type = "cpu"; 1970 compatible = "arm,cor 1432 compatible = "arm,cortex-a57"; 1971 reg = <2>; 1433 reg = <2>; 1972 cpu-idle-states = <&C 1434 cpu-idle-states = <&CPU_SLEEP>; 1973 next-level-cache = <& 1435 next-level-cache = <&L2>; 1974 }; 1436 }; 1975 1437 1976 cpu@3 { 1438 cpu@3 { 1977 device_type = "cpu"; 1439 device_type = "cpu"; 1978 compatible = "arm,cor 1440 compatible = "arm,cortex-a57"; 1979 reg = <3>; 1441 reg = <3>; 1980 cpu-idle-states = <&C 1442 cpu-idle-states = <&CPU_SLEEP>; 1981 next-level-cache = <& 1443 next-level-cache = <&L2>; 1982 }; 1444 }; 1983 1445 1984 idle-states { 1446 idle-states { 1985 entry-method = "psci" 1447 entry-method = "psci"; 1986 1448 1987 CPU_SLEEP: cpu-sleep 1449 CPU_SLEEP: cpu-sleep { 1988 compatible = 1450 compatible = "arm,idle-state"; 1989 arm,psci-susp 1451 arm,psci-suspend-param = <0x40000007>; 1990 entry-latency 1452 entry-latency-us = <100>; 1991 exit-latency- 1453 exit-latency-us = <30>; 1992 min-residency 1454 min-residency-us = <1000>; 1993 wakeup-latenc 1455 wakeup-latency-us = <130>; 1994 idle-state-na 1456 idle-state-name = "cpu-sleep"; 1995 status = "dis 1457 status = "disabled"; 1996 }; 1458 }; 1997 }; 1459 }; 1998 1460 1999 L2: l2-cache { 1461 L2: l2-cache { 2000 compatible = "cache"; 1462 compatible = "cache"; 2001 cache-level = <2>; << 2002 cache-unified; << 2003 }; 1463 }; 2004 }; 1464 }; 2005 1465 2006 pmu { 1466 pmu { 2007 compatible = "arm,cortex-a57- !! 1467 compatible = "arm,armv8-pmuv3"; 2008 interrupts = <GIC_SPI 144 IRQ 1468 interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>, 2009 <GIC_SPI 145 IRQ 1469 <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>, 2010 <GIC_SPI 146 IRQ 1470 <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>, 2011 <GIC_SPI 147 IRQ 1471 <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>; 2012 interrupt-affinity = <&{/cpus 1472 interrupt-affinity = <&{/cpus/cpu@0} &{/cpus/cpu@1} 2013 &{/cpus 1473 &{/cpus/cpu@2} &{/cpus/cpu@3}>; 2014 }; 1474 }; 2015 1475 2016 sound { !! 1476 timer { 2017 status = "disabled"; !! 1477 compatible = "arm,armv8-timer"; >> 1478 interrupts = <GIC_PPI 13 >> 1479 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, >> 1480 <GIC_PPI 14 >> 1481 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, >> 1482 <GIC_PPI 11 >> 1483 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, >> 1484 <GIC_PPI 10 >> 1485 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; >> 1486 interrupt-parent = <&gic>; >> 1487 arm,no-tick-in-suspend; >> 1488 }; >> 1489 >> 1490 soctherm: thermal-sensor@700e2000 { >> 1491 compatible = "nvidia,tegra210-soctherm"; >> 1492 reg = <0x0 0x700e2000 0x0 0x600 /* SOC_THERM reg_base */ >> 1493 0x0 0x60006000 0x0 0x400>; /* CAR reg_base */ >> 1494 reg-names = "soctherm-reg", "car-reg"; >> 1495 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>, >> 1496 <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>; >> 1497 interrupt-names = "thermal", "edp"; >> 1498 clocks = <&tegra_car TEGRA210_CLK_TSENSOR>, >> 1499 <&tegra_car TEGRA210_CLK_SOC_THERM>; >> 1500 clock-names = "tsensor", "soctherm"; >> 1501 resets = <&tegra_car 78>; >> 1502 reset-names = "soctherm"; >> 1503 #thermal-sensor-cells = <1>; >> 1504 >> 1505 throttle-cfgs { >> 1506 throttle_heavy: heavy { >> 1507 nvidia,priority = <100>; >> 1508 nvidia,cpu-throt-percent = <85>; 2018 1509 2019 clocks = <&tegra_car TEGRA210 !! 1510 #cooling-cells = <2>; 2020 <&tegra_car TEGRA210 !! 1511 }; 2021 clock-names = "pll_a", "plla_ !! 1512 }; 2022 << 2023 assigned-clocks = <&tegra_car << 2024 <&tegra_car << 2025 <&tegra_car << 2026 assigned-clock-parents = <0>, << 2027 assigned-clock-rates = <36864 << 2028 }; 1513 }; 2029 1514 2030 thermal-zones { 1515 thermal-zones { 2031 cpu-thermal { !! 1516 cpu { 2032 polling-delay-passive 1517 polling-delay-passive = <1000>; 2033 polling-delay = <0>; 1518 polling-delay = <0>; 2034 1519 2035 thermal-sensors = 1520 thermal-sensors = 2036 <&soctherm TE 1521 <&soctherm TEGRA124_SOCTHERM_SENSOR_CPU>; 2037 1522 2038 trips { 1523 trips { 2039 cpu-shutdown- 1524 cpu-shutdown-trip { 2040 tempe 1525 temperature = <102500>; 2041 hyste 1526 hysteresis = <0>; 2042 type 1527 type = "critical"; 2043 }; 1528 }; 2044 1529 2045 cpu_throttle_ 1530 cpu_throttle_trip: throttle-trip { 2046 tempe 1531 temperature = <98500>; 2047 hyste 1532 hysteresis = <1000>; 2048 type 1533 type = "hot"; 2049 }; 1534 }; 2050 }; 1535 }; 2051 1536 2052 cooling-maps { 1537 cooling-maps { 2053 map0 { 1538 map0 { 2054 trip 1539 trip = <&cpu_throttle_trip>; 2055 cooli 1540 cooling-device = <&throttle_heavy 1 1>; 2056 }; 1541 }; 2057 }; 1542 }; 2058 }; 1543 }; 2059 1544 2060 mem-thermal { !! 1545 mem { 2061 polling-delay-passive 1546 polling-delay-passive = <0>; 2062 polling-delay = <0>; 1547 polling-delay = <0>; 2063 1548 2064 thermal-sensors = 1549 thermal-sensors = 2065 <&soctherm TE 1550 <&soctherm TEGRA124_SOCTHERM_SENSOR_MEM>; 2066 1551 2067 trips { 1552 trips { 2068 dram_nominal: << 2069 tempe << 2070 hyste << 2071 type << 2072 }; << 2073 << 2074 dram_throttle << 2075 tempe << 2076 hyste << 2077 type << 2078 }; << 2079 << 2080 mem-hot-trip << 2081 tempe << 2082 hyste << 2083 type << 2084 }; << 2085 << 2086 mem-shutdown- 1553 mem-shutdown-trip { 2087 tempe 1554 temperature = <103000>; 2088 hyste 1555 hysteresis = <0>; 2089 type 1556 type = "critical"; 2090 }; 1557 }; 2091 }; 1558 }; 2092 1559 2093 cooling-maps { 1560 cooling-maps { 2094 dram-passive !! 1561 /* 2095 cooli !! 1562 * There are currently no cooling maps, 2096 trip !! 1563 * because there are no cooling devices. 2097 }; !! 1564 */ 2098 << 2099 dram-active { << 2100 cooli << 2101 trip << 2102 }; << 2103 }; 1565 }; 2104 }; 1566 }; 2105 1567 2106 gpu-thermal { !! 1568 gpu { 2107 polling-delay-passive 1569 polling-delay-passive = <1000>; 2108 polling-delay = <0>; 1570 polling-delay = <0>; 2109 1571 2110 thermal-sensors = 1572 thermal-sensors = 2111 <&soctherm TE 1573 <&soctherm TEGRA124_SOCTHERM_SENSOR_GPU>; 2112 1574 2113 trips { 1575 trips { 2114 gpu-shutdown- 1576 gpu-shutdown-trip { 2115 tempe 1577 temperature = <103000>; 2116 hyste 1578 hysteresis = <0>; 2117 type 1579 type = "critical"; 2118 }; 1580 }; 2119 1581 2120 gpu_throttle_ 1582 gpu_throttle_trip: throttle-trip { 2121 tempe 1583 temperature = <100000>; 2122 hyste 1584 hysteresis = <1000>; 2123 type 1585 type = "hot"; 2124 }; 1586 }; 2125 }; 1587 }; 2126 1588 2127 cooling-maps { 1589 cooling-maps { 2128 map0 { 1590 map0 { 2129 trip 1591 trip = <&gpu_throttle_trip>; 2130 cooli 1592 cooling-device = <&throttle_heavy 1 1>; 2131 }; 1593 }; 2132 }; 1594 }; 2133 }; 1595 }; 2134 1596 2135 pllx-thermal { !! 1597 pllx { 2136 polling-delay-passive 1598 polling-delay-passive = <0>; 2137 polling-delay = <0>; 1599 polling-delay = <0>; 2138 1600 2139 thermal-sensors = 1601 thermal-sensors = 2140 <&soctherm TE 1602 <&soctherm TEGRA124_SOCTHERM_SENSOR_PLLX>; 2141 1603 2142 trips { 1604 trips { 2143 pllx-shutdown 1605 pllx-shutdown-trip { 2144 tempe 1606 temperature = <103000>; 2145 hyste 1607 hysteresis = <0>; 2146 type 1608 type = "critical"; 2147 }; 1609 }; 2148 << 2149 pllx-throttle << 2150 tempe << 2151 hyste << 2152 type << 2153 }; << 2154 }; 1610 }; 2155 1611 2156 cooling-maps { 1612 cooling-maps { 2157 /* 1613 /* 2158 * There are 1614 * There are currently no cooling maps, 2159 * because th 1615 * because there are no cooling devices. 2160 */ 1616 */ 2161 }; 1617 }; 2162 }; 1618 }; 2163 }; << 2164 << 2165 timer { << 2166 compatible = "arm,armv8-timer << 2167 interrupts = <GIC_PPI 13 << 2168 (GIC_CPU_MASK << 2169 <GIC_PPI 14 << 2170 (GIC_CPU_MASK << 2171 <GIC_PPI 11 << 2172 (GIC_CPU_MASK << 2173 <GIC_PPI 10 << 2174 (GIC_CPU_MASK << 2175 interrupt-parent = <&gic>; << 2176 arm,no-tick-in-suspend; << 2177 }; 1619 }; 2178 }; 1620 };
Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.