~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/arm64/qcom/msm8998.dtsi

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/arm64/qcom/msm8998.dtsi (Version linux-6.12-rc7) and /scripts/dtc/include-prefixes/arm64/qcom/msm8998.dtsi (Version linux-5.5.19)


  1 // SPDX-License-Identifier: GPL-2.0                 1 // SPDX-License-Identifier: GPL-2.0
  2 /* Copyright (c) 2016, The Linux Foundation. A      2 /* Copyright (c) 2016, The Linux Foundation. All rights reserved. */
  3                                                     3 
  4 #include <dt-bindings/interrupt-controller/arm      4 #include <dt-bindings/interrupt-controller/arm-gic.h>
  5 #include <dt-bindings/clock/qcom,gcc-msm8998.h      5 #include <dt-bindings/clock/qcom,gcc-msm8998.h>
  6 #include <dt-bindings/clock/qcom,gpucc-msm8998 << 
  7 #include <dt-bindings/clock/qcom,mmcc-msm8998. << 
  8 #include <dt-bindings/clock/qcom,rpmcc.h>           6 #include <dt-bindings/clock/qcom,rpmcc.h>
  9 #include <dt-bindings/firmware/qcom,scm.h>     << 
 10 #include <dt-bindings/power/qcom-rpmpd.h>           7 #include <dt-bindings/power/qcom-rpmpd.h>
 11 #include <dt-bindings/gpio/gpio.h>                  8 #include <dt-bindings/gpio/gpio.h>
 12                                                     9 
 13 / {                                                10 / {
 14         interrupt-parent = <&intc>;                11         interrupt-parent = <&intc>;
 15                                                    12 
 16         qcom,msm-id = <292 0x0>;                   13         qcom,msm-id = <292 0x0>;
 17                                                    14 
 18         #address-cells = <2>;                      15         #address-cells = <2>;
 19         #size-cells = <2>;                         16         #size-cells = <2>;
 20                                                    17 
 21         chosen { };                                18         chosen { };
 22                                                    19 
 23         memory@80000000 {                      !!  20         memory {
 24                 device_type = "memory";            21                 device_type = "memory";
 25                 /* We expect the bootloader to     22                 /* We expect the bootloader to fill in the reg */
 26                 reg = <0x0 0x80000000 0x0 0x0> !!  23                 reg = <0 0 0 0>;
 27         };                                         24         };
 28                                                    25 
 29         reserved-memory {                          26         reserved-memory {
 30                 #address-cells = <2>;              27                 #address-cells = <2>;
 31                 #size-cells = <2>;                 28                 #size-cells = <2>;
 32                 ranges;                            29                 ranges;
 33                                                    30 
 34                 hyp_mem: memory@85800000 {     !!  31                 memory@85800000 {
 35                         reg = <0x0 0x85800000  !!  32                         reg = <0x0 0x85800000 0x0 0x800000>;
 36                         no-map;                << 
 37                 };                             << 
 38                                                << 
 39                 xbl_mem: memory@85e00000 {     << 
 40                         reg = <0x0 0x85e00000  << 
 41                         no-map;                    33                         no-map;
 42                 };                                 34                 };
 43                                                    35 
 44                 smem_mem: smem-mem@86000000 {      36                 smem_mem: smem-mem@86000000 {
 45                         reg = <0x0 0x86000000      37                         reg = <0x0 0x86000000 0x0 0x200000>;
 46                         no-map;                    38                         no-map;
 47                 };                                 39                 };
 48                                                    40 
 49                 tz_mem: memory@86200000 {      !!  41                 memory@86200000 {
 50                         reg = <0x0 0x86200000      42                         reg = <0x0 0x86200000 0x0 0x2d00000>;
 51                         no-map;                    43                         no-map;
 52                 };                                 44                 };
 53                                                    45 
 54                 rmtfs_mem: memory@88f00000 {   !!  46                 rmtfs {
 55                         compatible = "qcom,rmt     47                         compatible = "qcom,rmtfs-mem";
 56                         reg = <0x0 0x88f00000  << 
 57                         no-map;                << 
 58                                                << 
 59                         qcom,client-id = <1>;  << 
 60                         qcom,vmid = <QCOM_SCM_ << 
 61                 };                             << 
 62                                                << 
 63                 spss_mem: memory@8ab00000 {    << 
 64                         reg = <0x0 0x8ab00000  << 
 65                         no-map;                << 
 66                 };                             << 
 67                                                    48 
 68                 adsp_mem: memory@8b200000 {    !!  49                         size = <0x0 0x200000>;
 69                         reg = <0x0 0x8b200000  !!  50                         alloc-ranges = <0x0 0xa0000000 0x0 0x2000000>;
 70                         no-map;                    51                         no-map;
 71                 };                             << 
 72                                                << 
 73                 mpss_mem: memory@8cc00000 {    << 
 74                         reg = <0x0 0x8cc00000  << 
 75                         no-map;                << 
 76                 };                             << 
 77                                                << 
 78                 venus_mem: memory@93c00000 {   << 
 79                         reg = <0x0 0x93c00000  << 
 80                         no-map;                << 
 81                 };                             << 
 82                                                << 
 83                 mba_mem: memory@94100000 {     << 
 84                         reg = <0x0 0x94100000  << 
 85                         no-map;                << 
 86                 };                             << 
 87                                                    52 
 88                 slpi_mem: memory@94300000 {    !!  53                         qcom,client-id = <1>;
 89                         reg = <0x0 0x94300000  !!  54                         qcom,vmid = <15>;
 90                         no-map;                << 
 91                 };                             << 
 92                                                << 
 93                 ipa_fw_mem: memory@95200000 {  << 
 94                         reg = <0x0 0x95200000  << 
 95                         no-map;                << 
 96                 };                             << 
 97                                                << 
 98                 ipa_gsi_mem: memory@95210000 { << 
 99                         reg = <0x0 0x95210000  << 
100                         no-map;                << 
101                 };                             << 
102                                                << 
103                 gpu_mem: memory@95600000 {     << 
104                         reg = <0x0 0x95600000  << 
105                         no-map;                << 
106                 };                             << 
107                                                << 
108                 wlan_msa_mem: memory@95700000  << 
109                         reg = <0x0 0x95700000  << 
110                         no-map;                << 
111                 };                             << 
112                                                << 
113                 mdata_mem: mpss-metadata {     << 
114                         alloc-ranges = <0x0 0x << 
115                         size = <0x0 0x4000>;   << 
116                         no-map;                << 
117                 };                                 55                 };
118         };                                         56         };
119                                                    57 
120         clocks {                                   58         clocks {
121                 xo: xo-board {                     59                 xo: xo-board {
122                         compatible = "fixed-cl     60                         compatible = "fixed-clock";
123                         #clock-cells = <0>;        61                         #clock-cells = <0>;
124                         clock-frequency = <192     62                         clock-frequency = <19200000>;
125                         clock-output-names = "     63                         clock-output-names = "xo_board";
126                 };                                 64                 };
127                                                    65 
128                 sleep_clk: sleep-clk {         !!  66                 sleep_clk {
129                         compatible = "fixed-cl     67                         compatible = "fixed-clock";
130                         #clock-cells = <0>;        68                         #clock-cells = <0>;
131                         clock-frequency = <327     69                         clock-frequency = <32764>;
132                 };                                 70                 };
133         };                                         71         };
134                                                    72 
135         cpus {                                     73         cpus {
136                 #address-cells = <2>;              74                 #address-cells = <2>;
137                 #size-cells = <0>;                 75                 #size-cells = <0>;
138                                                    76 
139                 CPU0: cpu@0 {                      77                 CPU0: cpu@0 {
140                         device_type = "cpu";       78                         device_type = "cpu";
141                         compatible = "qcom,kry !!  79                         compatible = "arm,armv8";
142                         reg = <0x0 0x0>;           80                         reg = <0x0 0x0>;
143                         enable-method = "psci"     81                         enable-method = "psci";
144                         capacity-dmips-mhz = < << 
145                         cpu-idle-states = <&LI     82                         cpu-idle-states = <&LITTLE_CPU_SLEEP_0 &LITTLE_CPU_SLEEP_1>;
146                         next-level-cache = <&L     83                         next-level-cache = <&L2_0>;
147                         L2_0: l2-cache {           84                         L2_0: l2-cache {
148                                 compatible = " !!  85                                 compatible = "arm,arch-cache";
149                                 cache-level =      86                                 cache-level = <2>;
150                                 cache-unified; !!  87                         };
                                                   >>  88                         L1_I_0: l1-icache {
                                                   >>  89                                 compatible = "arm,arch-cache";
                                                   >>  90                         };
                                                   >>  91                         L1_D_0: l1-dcache {
                                                   >>  92                                 compatible = "arm,arch-cache";
151                         };                         93                         };
152                 };                                 94                 };
153                                                    95 
154                 CPU1: cpu@1 {                      96                 CPU1: cpu@1 {
155                         device_type = "cpu";       97                         device_type = "cpu";
156                         compatible = "qcom,kry !!  98                         compatible = "arm,armv8";
157                         reg = <0x0 0x1>;           99                         reg = <0x0 0x1>;
158                         enable-method = "psci"    100                         enable-method = "psci";
159                         capacity-dmips-mhz = < << 
160                         cpu-idle-states = <&LI    101                         cpu-idle-states = <&LITTLE_CPU_SLEEP_0 &LITTLE_CPU_SLEEP_1>;
161                         next-level-cache = <&L    102                         next-level-cache = <&L2_0>;
                                                   >> 103                         L1_I_1: l1-icache {
                                                   >> 104                                 compatible = "arm,arch-cache";
                                                   >> 105                         };
                                                   >> 106                         L1_D_1: l1-dcache {
                                                   >> 107                                 compatible = "arm,arch-cache";
                                                   >> 108                         };
162                 };                                109                 };
163                                                   110 
164                 CPU2: cpu@2 {                     111                 CPU2: cpu@2 {
165                         device_type = "cpu";      112                         device_type = "cpu";
166                         compatible = "qcom,kry !! 113                         compatible = "arm,armv8";
167                         reg = <0x0 0x2>;          114                         reg = <0x0 0x2>;
168                         enable-method = "psci"    115                         enable-method = "psci";
169                         capacity-dmips-mhz = < << 
170                         cpu-idle-states = <&LI    116                         cpu-idle-states = <&LITTLE_CPU_SLEEP_0 &LITTLE_CPU_SLEEP_1>;
171                         next-level-cache = <&L    117                         next-level-cache = <&L2_0>;
                                                   >> 118                         L1_I_2: l1-icache {
                                                   >> 119                                 compatible = "arm,arch-cache";
                                                   >> 120                         };
                                                   >> 121                         L1_D_2: l1-dcache {
                                                   >> 122                                 compatible = "arm,arch-cache";
                                                   >> 123                         };
172                 };                                124                 };
173                                                   125 
174                 CPU3: cpu@3 {                     126                 CPU3: cpu@3 {
175                         device_type = "cpu";      127                         device_type = "cpu";
176                         compatible = "qcom,kry !! 128                         compatible = "arm,armv8";
177                         reg = <0x0 0x3>;          129                         reg = <0x0 0x3>;
178                         enable-method = "psci"    130                         enable-method = "psci";
179                         capacity-dmips-mhz = < << 
180                         cpu-idle-states = <&LI    131                         cpu-idle-states = <&LITTLE_CPU_SLEEP_0 &LITTLE_CPU_SLEEP_1>;
181                         next-level-cache = <&L    132                         next-level-cache = <&L2_0>;
                                                   >> 133                         L1_I_3: l1-icache {
                                                   >> 134                                 compatible = "arm,arch-cache";
                                                   >> 135                         };
                                                   >> 136                         L1_D_3: l1-dcache {
                                                   >> 137                                 compatible = "arm,arch-cache";
                                                   >> 138                         };
182                 };                                139                 };
183                                                   140 
184                 CPU4: cpu@100 {                   141                 CPU4: cpu@100 {
185                         device_type = "cpu";      142                         device_type = "cpu";
186                         compatible = "qcom,kry !! 143                         compatible = "arm,armv8";
187                         reg = <0x0 0x100>;        144                         reg = <0x0 0x100>;
188                         enable-method = "psci"    145                         enable-method = "psci";
189                         capacity-dmips-mhz = < << 
190                         cpu-idle-states = <&BI    146                         cpu-idle-states = <&BIG_CPU_SLEEP_0 &BIG_CPU_SLEEP_1>;
191                         next-level-cache = <&L    147                         next-level-cache = <&L2_1>;
192                         L2_1: l2-cache {          148                         L2_1: l2-cache {
193                                 compatible = " !! 149                                 compatible = "arm,arch-cache";
194                                 cache-level =     150                                 cache-level = <2>;
195                                 cache-unified; !! 151                         };
                                                   >> 152                         L1_I_100: l1-icache {
                                                   >> 153                                 compatible = "arm,arch-cache";
                                                   >> 154                         };
                                                   >> 155                         L1_D_100: l1-dcache {
                                                   >> 156                                 compatible = "arm,arch-cache";
196                         };                        157                         };
197                 };                                158                 };
198                                                   159 
199                 CPU5: cpu@101 {                   160                 CPU5: cpu@101 {
200                         device_type = "cpu";      161                         device_type = "cpu";
201                         compatible = "qcom,kry !! 162                         compatible = "arm,armv8";
202                         reg = <0x0 0x101>;        163                         reg = <0x0 0x101>;
203                         enable-method = "psci"    164                         enable-method = "psci";
204                         capacity-dmips-mhz = < << 
205                         cpu-idle-states = <&BI    165                         cpu-idle-states = <&BIG_CPU_SLEEP_0 &BIG_CPU_SLEEP_1>;
206                         next-level-cache = <&L    166                         next-level-cache = <&L2_1>;
                                                   >> 167                         L1_I_101: l1-icache {
                                                   >> 168                                 compatible = "arm,arch-cache";
                                                   >> 169                         };
                                                   >> 170                         L1_D_101: l1-dcache {
                                                   >> 171                                 compatible = "arm,arch-cache";
                                                   >> 172                         };
207                 };                                173                 };
208                                                   174 
209                 CPU6: cpu@102 {                   175                 CPU6: cpu@102 {
210                         device_type = "cpu";      176                         device_type = "cpu";
211                         compatible = "qcom,kry !! 177                         compatible = "arm,armv8";
212                         reg = <0x0 0x102>;        178                         reg = <0x0 0x102>;
213                         enable-method = "psci"    179                         enable-method = "psci";
214                         capacity-dmips-mhz = < << 
215                         cpu-idle-states = <&BI    180                         cpu-idle-states = <&BIG_CPU_SLEEP_0 &BIG_CPU_SLEEP_1>;
216                         next-level-cache = <&L    181                         next-level-cache = <&L2_1>;
                                                   >> 182                         L1_I_102: l1-icache {
                                                   >> 183                                 compatible = "arm,arch-cache";
                                                   >> 184                         };
                                                   >> 185                         L1_D_102: l1-dcache {
                                                   >> 186                                 compatible = "arm,arch-cache";
                                                   >> 187                         };
217                 };                                188                 };
218                                                   189 
219                 CPU7: cpu@103 {                   190                 CPU7: cpu@103 {
220                         device_type = "cpu";      191                         device_type = "cpu";
221                         compatible = "qcom,kry !! 192                         compatible = "arm,armv8";
222                         reg = <0x0 0x103>;        193                         reg = <0x0 0x103>;
223                         enable-method = "psci"    194                         enable-method = "psci";
224                         capacity-dmips-mhz = < << 
225                         cpu-idle-states = <&BI    195                         cpu-idle-states = <&BIG_CPU_SLEEP_0 &BIG_CPU_SLEEP_1>;
226                         next-level-cache = <&L    196                         next-level-cache = <&L2_1>;
                                                   >> 197                         L1_I_103: l1-icache {
                                                   >> 198                                 compatible = "arm,arch-cache";
                                                   >> 199                         };
                                                   >> 200                         L1_D_103: l1-dcache {
                                                   >> 201                                 compatible = "arm,arch-cache";
                                                   >> 202                         };
227                 };                                203                 };
228                                                   204 
229                 cpu-map {                         205                 cpu-map {
230                         cluster0 {                206                         cluster0 {
231                                 core0 {           207                                 core0 {
232                                         cpu =     208                                         cpu = <&CPU0>;
233                                 };                209                                 };
234                                                   210 
235                                 core1 {           211                                 core1 {
236                                         cpu =     212                                         cpu = <&CPU1>;
237                                 };                213                                 };
238                                                   214 
239                                 core2 {           215                                 core2 {
240                                         cpu =     216                                         cpu = <&CPU2>;
241                                 };                217                                 };
242                                                   218 
243                                 core3 {           219                                 core3 {
244                                         cpu =     220                                         cpu = <&CPU3>;
245                                 };                221                                 };
246                         };                        222                         };
247                                                   223 
248                         cluster1 {                224                         cluster1 {
249                                 core0 {           225                                 core0 {
250                                         cpu =     226                                         cpu = <&CPU4>;
251                                 };                227                                 };
252                                                   228 
253                                 core1 {           229                                 core1 {
254                                         cpu =     230                                         cpu = <&CPU5>;
255                                 };                231                                 };
256                                                   232 
257                                 core2 {           233                                 core2 {
258                                         cpu =     234                                         cpu = <&CPU6>;
259                                 };                235                                 };
260                                                   236 
261                                 core3 {           237                                 core3 {
262                                         cpu =     238                                         cpu = <&CPU7>;
263                                 };                239                                 };
264                         };                        240                         };
265                 };                                241                 };
266                                                   242 
267                 idle-states {                     243                 idle-states {
268                         entry-method = "psci";    244                         entry-method = "psci";
269                                                   245 
270                         LITTLE_CPU_SLEEP_0: cp    246                         LITTLE_CPU_SLEEP_0: cpu-sleep-0-0 {
271                                 compatible = "    247                                 compatible = "arm,idle-state";
272                                 idle-state-nam    248                                 idle-state-name = "little-retention";
273                                 /* CPU Retenti << 
274                                 arm,psci-suspe    249                                 arm,psci-suspend-param = <0x00000002>;
275                                 entry-latency-    250                                 entry-latency-us = <81>;
276                                 exit-latency-u    251                                 exit-latency-us = <86>;
277                                 min-residency- !! 252                                 min-residency-us = <200>;
278                         };                        253                         };
279                                                   254 
280                         LITTLE_CPU_SLEEP_1: cp    255                         LITTLE_CPU_SLEEP_1: cpu-sleep-0-1 {
281                                 compatible = "    256                                 compatible = "arm,idle-state";
282                                 idle-state-nam    257                                 idle-state-name = "little-power-collapse";
283                                 /* CPU + L2 Po << 
284                                 arm,psci-suspe    258                                 arm,psci-suspend-param = <0x40000003>;
285                                 entry-latency- !! 259                                 entry-latency-us = <273>;
286                                 exit-latency-u !! 260                                 exit-latency-us = <612>;
287                                 min-residency- !! 261                                 min-residency-us = <1000>;
288                                 local-timer-st    262                                 local-timer-stop;
289                         };                        263                         };
290                                                   264 
291                         BIG_CPU_SLEEP_0: cpu-s    265                         BIG_CPU_SLEEP_0: cpu-sleep-1-0 {
292                                 compatible = "    266                                 compatible = "arm,idle-state";
293                                 idle-state-nam    267                                 idle-state-name = "big-retention";
294                                 /* CPU Retenti << 
295                                 arm,psci-suspe    268                                 arm,psci-suspend-param = <0x00000002>;
296                                 entry-latency-    269                                 entry-latency-us = <79>;
297                                 exit-latency-u    270                                 exit-latency-us = <82>;
298                                 min-residency- !! 271                                 min-residency-us = <200>;
299                         };                        272                         };
300                                                   273 
301                         BIG_CPU_SLEEP_1: cpu-s    274                         BIG_CPU_SLEEP_1: cpu-sleep-1-1 {
302                                 compatible = "    275                                 compatible = "arm,idle-state";
303                                 idle-state-nam    276                                 idle-state-name = "big-power-collapse";
304                                 /* CPU + L2 Po << 
305                                 arm,psci-suspe    277                                 arm,psci-suspend-param = <0x40000003>;
306                                 entry-latency- !! 278                                 entry-latency-us = <336>;
307                                 exit-latency-u !! 279                                 exit-latency-us = <525>;
308                                 min-residency- !! 280                                 min-residency-us = <1000>;
309                                 local-timer-st    281                                 local-timer-stop;
310                         };                        282                         };
311                 };                                283                 };
312         };                                        284         };
313                                                   285 
314         firmware {                                286         firmware {
315                 scm {                             287                 scm {
316                         compatible = "qcom,scm    288                         compatible = "qcom,scm-msm8998", "qcom,scm";
317                 };                                289                 };
318         };                                        290         };
319                                                   291 
320         dsi_opp_table: opp-table-dsi {         !! 292         tcsr_mutex: hwlock {
321                 compatible = "operating-points !! 293                 compatible = "qcom,tcsr-mutex";
322                                                !! 294                 syscon = <&tcsr_mutex_regs 0 0x1000>;
323                 opp-131250000 {                !! 295                 #hwlock-cells = <1>;
324                         opp-hz = /bits/ 64 <13 << 
325                         required-opps = <&rpmp << 
326                 };                             << 
327                                                << 
328                 opp-210000000 {                << 
329                         opp-hz = /bits/ 64 <21 << 
330                         required-opps = <&rpmp << 
331                 };                             << 
332                                                << 
333                 opp-312500000 {                << 
334                         opp-hz = /bits/ 64 <31 << 
335                         required-opps = <&rpmp << 
336                 };                             << 
337         };                                        296         };
338                                                   297 
339         psci {                                    298         psci {
340                 compatible = "arm,psci-1.0";      299                 compatible = "arm,psci-1.0";
341                 method = "smc";                   300                 method = "smc";
342         };                                        301         };
343                                                   302 
344         rpm: remoteproc {                      !! 303         rpm-glink {
345                 compatible = "qcom,msm8998-rpm !! 304                 compatible = "qcom,glink-rpm";
                                                   >> 305 
                                                   >> 306                 interrupts = <GIC_SPI 168 IRQ_TYPE_EDGE_RISING>;
                                                   >> 307                 qcom,rpm-msg-ram = <&rpm_msg_ram>;
                                                   >> 308                 mboxes = <&apcs_glb 0>;
                                                   >> 309 
                                                   >> 310                 rpm_requests: rpm-requests {
                                                   >> 311                         compatible = "qcom,rpm-msm8998";
                                                   >> 312                         qcom,glink-channels = "rpm_requests";
                                                   >> 313 
                                                   >> 314                         rpmcc: clock-controller {
                                                   >> 315                                 compatible = "qcom,rpmcc-msm8998", "qcom,rpmcc";
                                                   >> 316                                 #clock-cells = <1>;
                                                   >> 317                         };
                                                   >> 318 
                                                   >> 319                         rpmpd: power-controller {
                                                   >> 320                                 compatible = "qcom,msm8998-rpmpd";
                                                   >> 321                                 #power-domain-cells = <1>;
                                                   >> 322                                 operating-points-v2 = <&rpmpd_opp_table>;
                                                   >> 323 
                                                   >> 324                                 rpmpd_opp_table: opp-table {
                                                   >> 325                                         compatible = "operating-points-v2";
                                                   >> 326 
                                                   >> 327                                         rpmpd_opp_ret: opp1 {
                                                   >> 328                                                 opp-level = <16>;
                                                   >> 329                                         };
346                                                   330 
347                 glink-edge {                   !! 331                                         rpmpd_opp_ret_plus: opp2 {
348                         compatible = "qcom,gli !! 332                                                 opp-level = <32>;
                                                   >> 333                                         };
                                                   >> 334 
                                                   >> 335                                         rpmpd_opp_min_svs: opp3 {
                                                   >> 336                                                 opp-level = <48>;
                                                   >> 337                                         };
                                                   >> 338 
                                                   >> 339                                         rpmpd_opp_low_svs: opp4 {
                                                   >> 340                                                 opp-level = <64>;
                                                   >> 341                                         };
                                                   >> 342 
                                                   >> 343                                         rpmpd_opp_svs: opp5 {
                                                   >> 344                                                 opp-level = <128>;
                                                   >> 345                                         };
                                                   >> 346 
                                                   >> 347                                         rpmpd_opp_svs_plus: opp6 {
                                                   >> 348                                                 opp-level = <192>;
                                                   >> 349                                         };
349                                                   350 
350                         interrupts = <GIC_SPI  !! 351                                         rpmpd_opp_nom: opp7 {
351                         qcom,rpm-msg-ram = <&r !! 352                                                 opp-level = <256>;
352                         mboxes = <&apcs_glb 0> !! 353                                         };
353                                                !! 354 
354                         rpm_requests: rpm-requ !! 355                                         rpmpd_opp_nom_plus: opp8 {
355                                 compatible = " !! 356                                                 opp-level = <320>;
356                                 qcom,glink-cha !! 357                                         };
357                                                !! 358 
358                                 rpmcc: clock-c !! 359                                         rpmpd_opp_turbo: opp9 {
359                                         compat !! 360                                                 opp-level = <384>;
360                                         clocks !! 361                                         };
361                                         clock- !! 362 
362                                         #clock !! 363                                         rpmpd_opp_turbo_plus: opp10 {
363                                 };             !! 364                                                 opp-level = <512>;
364                                                << 
365                                 rpmpd: power-c << 
366                                         compat << 
367                                         #power << 
368                                         operat << 
369                                                << 
370                                         rpmpd_ << 
371                                                << 
372                                                << 
373                                                << 
374                                                << 
375                                                << 
376                                                << 
377                                                << 
378                                                << 
379                                                << 
380                                                << 
381                                                << 
382                                                << 
383                                                << 
384                                                << 
385                                                << 
386                                                << 
387                                                << 
388                                                << 
389                                                << 
390                                                << 
391                                                << 
392                                                << 
393                                                << 
394                                                << 
395                                                << 
396                                                << 
397                                                << 
398                                                << 
399                                                << 
400                                                << 
401                                                << 
402                                                << 
403                                                << 
404                                                << 
405                                                << 
406                                                << 
407                                                << 
408                                                << 
409                                                << 
410                                                << 
411                                                << 
412                                         };        365                                         };
413                                 };                366                                 };
414                         };                        367                         };
415                 };                                368                 };
416         };                                        369         };
417                                                   370 
418         smem {                                    371         smem {
419                 compatible = "qcom,smem";         372                 compatible = "qcom,smem";
420                 memory-region = <&smem_mem>;      373                 memory-region = <&smem_mem>;
421                 hwlocks = <&tcsr_mutex 3>;        374                 hwlocks = <&tcsr_mutex 3>;
422         };                                        375         };
423                                                   376 
424         smp2p-lpass {                             377         smp2p-lpass {
425                 compatible = "qcom,smp2p";        378                 compatible = "qcom,smp2p";
426                 qcom,smem = <443>, <429>;         379                 qcom,smem = <443>, <429>;
427                                                   380 
428                 interrupts = <GIC_SPI 158 IRQ_    381                 interrupts = <GIC_SPI 158 IRQ_TYPE_EDGE_RISING>;
429                                                   382 
430                 mboxes = <&apcs_glb 10>;          383                 mboxes = <&apcs_glb 10>;
431                                                   384 
432                 qcom,local-pid = <0>;             385                 qcom,local-pid = <0>;
433                 qcom,remote-pid = <2>;            386                 qcom,remote-pid = <2>;
434                                                   387 
435                 adsp_smp2p_out: master-kernel     388                 adsp_smp2p_out: master-kernel {
436                         qcom,entry-name = "mas    389                         qcom,entry-name = "master-kernel";
437                         #qcom,smem-state-cells    390                         #qcom,smem-state-cells = <1>;
438                 };                                391                 };
439                                                   392 
440                 adsp_smp2p_in: slave-kernel {     393                 adsp_smp2p_in: slave-kernel {
441                         qcom,entry-name = "sla    394                         qcom,entry-name = "slave-kernel";
442                                                   395 
443                         interrupt-controller;     396                         interrupt-controller;
444                         #interrupt-cells = <2>    397                         #interrupt-cells = <2>;
445                 };                                398                 };
446         };                                        399         };
447                                                   400 
448         smp2p-mpss {                              401         smp2p-mpss {
449                 compatible = "qcom,smp2p";        402                 compatible = "qcom,smp2p";
450                 qcom,smem = <435>, <428>;         403                 qcom,smem = <435>, <428>;
451                 interrupts = <GIC_SPI 451 IRQ_    404                 interrupts = <GIC_SPI 451 IRQ_TYPE_EDGE_RISING>;
452                 mboxes = <&apcs_glb 14>;          405                 mboxes = <&apcs_glb 14>;
453                 qcom,local-pid = <0>;             406                 qcom,local-pid = <0>;
454                 qcom,remote-pid = <1>;            407                 qcom,remote-pid = <1>;
455                                                   408 
456                 modem_smp2p_out: master-kernel    409                 modem_smp2p_out: master-kernel {
457                         qcom,entry-name = "mas    410                         qcom,entry-name = "master-kernel";
458                         #qcom,smem-state-cells    411                         #qcom,smem-state-cells = <1>;
459                 };                                412                 };
460                                                   413 
461                 modem_smp2p_in: slave-kernel {    414                 modem_smp2p_in: slave-kernel {
462                         qcom,entry-name = "sla    415                         qcom,entry-name = "slave-kernel";
463                         interrupt-controller;     416                         interrupt-controller;
464                         #interrupt-cells = <2>    417                         #interrupt-cells = <2>;
465                 };                                418                 };
466         };                                        419         };
467                                                   420 
468         smp2p-slpi {                              421         smp2p-slpi {
469                 compatible = "qcom,smp2p";        422                 compatible = "qcom,smp2p";
470                 qcom,smem = <481>, <430>;         423                 qcom,smem = <481>, <430>;
471                 interrupts = <GIC_SPI 178 IRQ_    424                 interrupts = <GIC_SPI 178 IRQ_TYPE_EDGE_RISING>;
472                 mboxes = <&apcs_glb 26>;          425                 mboxes = <&apcs_glb 26>;
473                 qcom,local-pid = <0>;             426                 qcom,local-pid = <0>;
474                 qcom,remote-pid = <3>;            427                 qcom,remote-pid = <3>;
475                                                   428 
476                 slpi_smp2p_out: master-kernel     429                 slpi_smp2p_out: master-kernel {
477                         qcom,entry-name = "mas    430                         qcom,entry-name = "master-kernel";
478                         #qcom,smem-state-cells    431                         #qcom,smem-state-cells = <1>;
479                 };                                432                 };
480                                                   433 
481                 slpi_smp2p_in: slave-kernel {     434                 slpi_smp2p_in: slave-kernel {
482                         qcom,entry-name = "sla    435                         qcom,entry-name = "slave-kernel";
483                         interrupt-controller;     436                         interrupt-controller;
484                         #interrupt-cells = <2>    437                         #interrupt-cells = <2>;
485                 };                                438                 };
486         };                                        439         };
487                                                   440 
488         thermal-zones {                           441         thermal-zones {
489                 cpu0-thermal {                    442                 cpu0-thermal {
490                         polling-delay-passive     443                         polling-delay-passive = <250>;
                                                   >> 444                         polling-delay = <1000>;
491                                                   445 
492                         thermal-sensors = <&ts    446                         thermal-sensors = <&tsens0 1>;
493                                                   447 
494                         trips {                   448                         trips {
495                                 cpu0_alert0: t !! 449                                 cpu0_alert0: trip-point@0 {
496                                         temper    450                                         temperature = <75000>;
497                                         hyster    451                                         hysteresis = <2000>;
498                                         type =    452                                         type = "passive";
499                                 };                453                                 };
500                                                   454 
501                                 cpu0_crit: cpu !! 455                                 cpu0_crit: cpu_crit {
502                                         temper    456                                         temperature = <110000>;
503                                         hyster    457                                         hysteresis = <2000>;
504                                         type =    458                                         type = "critical";
505                                 };                459                                 };
506                         };                        460                         };
507                 };                                461                 };
508                                                   462 
509                 cpu1-thermal {                    463                 cpu1-thermal {
510                         polling-delay-passive     464                         polling-delay-passive = <250>;
                                                   >> 465                         polling-delay = <1000>;
511                                                   466 
512                         thermal-sensors = <&ts    467                         thermal-sensors = <&tsens0 2>;
513                                                   468 
514                         trips {                   469                         trips {
515                                 cpu1_alert0: t !! 470                                 cpu1_alert0: trip-point@0 {
516                                         temper    471                                         temperature = <75000>;
517                                         hyster    472                                         hysteresis = <2000>;
518                                         type =    473                                         type = "passive";
519                                 };                474                                 };
520                                                   475 
521                                 cpu1_crit: cpu !! 476                                 cpu1_crit: cpu_crit {
522                                         temper    477                                         temperature = <110000>;
523                                         hyster    478                                         hysteresis = <2000>;
524                                         type =    479                                         type = "critical";
525                                 };                480                                 };
526                         };                        481                         };
527                 };                                482                 };
528                                                   483 
529                 cpu2-thermal {                    484                 cpu2-thermal {
530                         polling-delay-passive     485                         polling-delay-passive = <250>;
                                                   >> 486                         polling-delay = <1000>;
531                                                   487 
532                         thermal-sensors = <&ts    488                         thermal-sensors = <&tsens0 3>;
533                                                   489 
534                         trips {                   490                         trips {
535                                 cpu2_alert0: t !! 491                                 cpu2_alert0: trip-point@0 {
536                                         temper    492                                         temperature = <75000>;
537                                         hyster    493                                         hysteresis = <2000>;
538                                         type =    494                                         type = "passive";
539                                 };                495                                 };
540                                                   496 
541                                 cpu2_crit: cpu !! 497                                 cpu2_crit: cpu_crit {
542                                         temper    498                                         temperature = <110000>;
543                                         hyster    499                                         hysteresis = <2000>;
544                                         type =    500                                         type = "critical";
545                                 };                501                                 };
546                         };                        502                         };
547                 };                                503                 };
548                                                   504 
549                 cpu3-thermal {                    505                 cpu3-thermal {
550                         polling-delay-passive     506                         polling-delay-passive = <250>;
                                                   >> 507                         polling-delay = <1000>;
551                                                   508 
552                         thermal-sensors = <&ts    509                         thermal-sensors = <&tsens0 4>;
553                                                   510 
554                         trips {                   511                         trips {
555                                 cpu3_alert0: t !! 512                                 cpu3_alert0: trip-point@0 {
556                                         temper    513                                         temperature = <75000>;
557                                         hyster    514                                         hysteresis = <2000>;
558                                         type =    515                                         type = "passive";
559                                 };                516                                 };
560                                                   517 
561                                 cpu3_crit: cpu !! 518                                 cpu3_crit: cpu_crit {
562                                         temper    519                                         temperature = <110000>;
563                                         hyster    520                                         hysteresis = <2000>;
564                                         type =    521                                         type = "critical";
565                                 };                522                                 };
566                         };                        523                         };
567                 };                                524                 };
568                                                   525 
569                 cpu4-thermal {                    526                 cpu4-thermal {
570                         polling-delay-passive     527                         polling-delay-passive = <250>;
                                                   >> 528                         polling-delay = <1000>;
571                                                   529 
572                         thermal-sensors = <&ts    530                         thermal-sensors = <&tsens0 7>;
573                                                   531 
574                         trips {                   532                         trips {
575                                 cpu4_alert0: t !! 533                                 cpu4_alert0: trip-point@0 {
576                                         temper    534                                         temperature = <75000>;
577                                         hyster    535                                         hysteresis = <2000>;
578                                         type =    536                                         type = "passive";
579                                 };                537                                 };
580                                                   538 
581                                 cpu4_crit: cpu !! 539                                 cpu4_crit: cpu_crit {
582                                         temper    540                                         temperature = <110000>;
583                                         hyster    541                                         hysteresis = <2000>;
584                                         type =    542                                         type = "critical";
585                                 };                543                                 };
586                         };                        544                         };
587                 };                                545                 };
588                                                   546 
589                 cpu5-thermal {                    547                 cpu5-thermal {
590                         polling-delay-passive     548                         polling-delay-passive = <250>;
                                                   >> 549                         polling-delay = <1000>;
591                                                   550 
592                         thermal-sensors = <&ts    551                         thermal-sensors = <&tsens0 8>;
593                                                   552 
594                         trips {                   553                         trips {
595                                 cpu5_alert0: t !! 554                                 cpu5_alert0: trip-point@0 {
596                                         temper    555                                         temperature = <75000>;
597                                         hyster    556                                         hysteresis = <2000>;
598                                         type =    557                                         type = "passive";
599                                 };                558                                 };
600                                                   559 
601                                 cpu5_crit: cpu !! 560                                 cpu5_crit: cpu_crit {
602                                         temper    561                                         temperature = <110000>;
603                                         hyster    562                                         hysteresis = <2000>;
604                                         type =    563                                         type = "critical";
605                                 };                564                                 };
606                         };                        565                         };
607                 };                                566                 };
608                                                   567 
609                 cpu6-thermal {                    568                 cpu6-thermal {
610                         polling-delay-passive     569                         polling-delay-passive = <250>;
                                                   >> 570                         polling-delay = <1000>;
611                                                   571 
612                         thermal-sensors = <&ts    572                         thermal-sensors = <&tsens0 9>;
613                                                   573 
614                         trips {                   574                         trips {
615                                 cpu6_alert0: t !! 575                                 cpu6_alert0: trip-point@0 {
616                                         temper    576                                         temperature = <75000>;
617                                         hyster    577                                         hysteresis = <2000>;
618                                         type =    578                                         type = "passive";
619                                 };                579                                 };
620                                                   580 
621                                 cpu6_crit: cpu !! 581                                 cpu6_crit: cpu_crit {
622                                         temper    582                                         temperature = <110000>;
623                                         hyster    583                                         hysteresis = <2000>;
624                                         type =    584                                         type = "critical";
625                                 };                585                                 };
626                         };                        586                         };
627                 };                                587                 };
628                                                   588 
629                 cpu7-thermal {                    589                 cpu7-thermal {
630                         polling-delay-passive     590                         polling-delay-passive = <250>;
                                                   >> 591                         polling-delay = <1000>;
631                                                   592 
632                         thermal-sensors = <&ts    593                         thermal-sensors = <&tsens0 10>;
633                                                   594 
634                         trips {                   595                         trips {
635                                 cpu7_alert0: t !! 596                                 cpu7_alert0: trip-point@0 {
636                                         temper    597                                         temperature = <75000>;
637                                         hyster    598                                         hysteresis = <2000>;
638                                         type =    599                                         type = "passive";
639                                 };                600                                 };
640                                                   601 
641                                 cpu7_crit: cpu !! 602                                 cpu7_crit: cpu_crit {
642                                         temper    603                                         temperature = <110000>;
643                                         hyster    604                                         hysteresis = <2000>;
644                                         type =    605                                         type = "critical";
645                                 };                606                                 };
646                         };                        607                         };
647                 };                                608                 };
648                                                   609 
649                 gpu-bottom-thermal {           !! 610                 gpu-thermal-bottom {
650                         polling-delay-passive     611                         polling-delay-passive = <250>;
                                                   >> 612                         polling-delay = <1000>;
651                                                   613 
652                         thermal-sensors = <&ts    614                         thermal-sensors = <&tsens0 12>;
653                                                   615 
654                         trips {                   616                         trips {
655                                 gpu1_alert0: t !! 617                                 gpu1_alert0: trip-point@0 {
656                                         temper    618                                         temperature = <90000>;
657                                         hyster    619                                         hysteresis = <2000>;
658                                         type =    620                                         type = "hot";
659                                 };                621                                 };
660                         };                        622                         };
661                 };                                623                 };
662                                                   624 
663                 gpu-top-thermal {              !! 625                 gpu-thermal-top {
664                         polling-delay-passive     626                         polling-delay-passive = <250>;
                                                   >> 627                         polling-delay = <1000>;
665                                                   628 
666                         thermal-sensors = <&ts    629                         thermal-sensors = <&tsens0 13>;
667                                                   630 
668                         trips {                   631                         trips {
669                                 gpu2_alert0: t !! 632                                 gpu2_alert0: trip-point@0 {
670                                         temper    633                                         temperature = <90000>;
671                                         hyster    634                                         hysteresis = <2000>;
672                                         type =    635                                         type = "hot";
673                                 };                636                                 };
674                         };                        637                         };
675                 };                                638                 };
676                                                   639 
677                 clust0-mhm-thermal {              640                 clust0-mhm-thermal {
678                         polling-delay-passive     641                         polling-delay-passive = <250>;
                                                   >> 642                         polling-delay = <1000>;
679                                                   643 
680                         thermal-sensors = <&ts    644                         thermal-sensors = <&tsens0 5>;
681                                                   645 
682                         trips {                   646                         trips {
683                                 cluster0_mhm_a !! 647                                 cluster0_mhm_alert0: trip-point@0 {
684                                         temper    648                                         temperature = <90000>;
685                                         hyster    649                                         hysteresis = <2000>;
686                                         type =    650                                         type = "hot";
687                                 };                651                                 };
688                         };                        652                         };
689                 };                                653                 };
690                                                   654 
691                 clust1-mhm-thermal {              655                 clust1-mhm-thermal {
692                         polling-delay-passive     656                         polling-delay-passive = <250>;
                                                   >> 657                         polling-delay = <1000>;
693                                                   658 
694                         thermal-sensors = <&ts    659                         thermal-sensors = <&tsens0 6>;
695                                                   660 
696                         trips {                   661                         trips {
697                                 cluster1_mhm_a !! 662                                 cluster1_mhm_alert0: trip-point@0 {
698                                         temper    663                                         temperature = <90000>;
699                                         hyster    664                                         hysteresis = <2000>;
700                                         type =    665                                         type = "hot";
701                                 };                666                                 };
702                         };                        667                         };
703                 };                                668                 };
704                                                   669 
705                 cluster1-l2-thermal {             670                 cluster1-l2-thermal {
706                         polling-delay-passive     671                         polling-delay-passive = <250>;
                                                   >> 672                         polling-delay = <1000>;
707                                                   673 
708                         thermal-sensors = <&ts    674                         thermal-sensors = <&tsens0 11>;
709                                                   675 
710                         trips {                   676                         trips {
711                                 cluster1_l2_al !! 677                                 cluster1_l2_alert0: trip-point@0 {
712                                         temper    678                                         temperature = <90000>;
713                                         hyster    679                                         hysteresis = <2000>;
714                                         type =    680                                         type = "hot";
715                                 };                681                                 };
716                         };                        682                         };
717                 };                                683                 };
718                                                   684 
719                 modem-thermal {                   685                 modem-thermal {
720                         polling-delay-passive     686                         polling-delay-passive = <250>;
                                                   >> 687                         polling-delay = <1000>;
721                                                   688 
722                         thermal-sensors = <&ts    689                         thermal-sensors = <&tsens1 1>;
723                                                   690 
724                         trips {                   691                         trips {
725                                 modem_alert0:  !! 692                                 modem_alert0: trip-point@0 {
726                                         temper    693                                         temperature = <90000>;
727                                         hyster    694                                         hysteresis = <2000>;
728                                         type =    695                                         type = "hot";
729                                 };                696                                 };
730                         };                        697                         };
731                 };                                698                 };
732                                                   699 
733                 mem-thermal {                     700                 mem-thermal {
734                         polling-delay-passive     701                         polling-delay-passive = <250>;
                                                   >> 702                         polling-delay = <1000>;
735                                                   703 
736                         thermal-sensors = <&ts    704                         thermal-sensors = <&tsens1 2>;
737                                                   705 
738                         trips {                   706                         trips {
739                                 mem_alert0: tr !! 707                                 mem_alert0: trip-point@0 {
740                                         temper    708                                         temperature = <90000>;
741                                         hyster    709                                         hysteresis = <2000>;
742                                         type =    710                                         type = "hot";
743                                 };                711                                 };
744                         };                        712                         };
745                 };                                713                 };
746                                                   714 
747                 wlan-thermal {                    715                 wlan-thermal {
748                         polling-delay-passive     716                         polling-delay-passive = <250>;
                                                   >> 717                         polling-delay = <1000>;
749                                                   718 
750                         thermal-sensors = <&ts    719                         thermal-sensors = <&tsens1 3>;
751                                                   720 
752                         trips {                   721                         trips {
753                                 wlan_alert0: t !! 722                                 wlan_alert0: trip-point@0 {
754                                         temper    723                                         temperature = <90000>;
755                                         hyster    724                                         hysteresis = <2000>;
756                                         type =    725                                         type = "hot";
757                                 };                726                                 };
758                         };                        727                         };
759                 };                                728                 };
760                                                   729 
761                 q6-dsp-thermal {                  730                 q6-dsp-thermal {
762                         polling-delay-passive     731                         polling-delay-passive = <250>;
                                                   >> 732                         polling-delay = <1000>;
763                                                   733 
764                         thermal-sensors = <&ts    734                         thermal-sensors = <&tsens1 4>;
765                                                   735 
766                         trips {                   736                         trips {
767                                 q6_dsp_alert0: !! 737                                 q6_dsp_alert0: trip-point@0 {
768                                         temper    738                                         temperature = <90000>;
769                                         hyster    739                                         hysteresis = <2000>;
770                                         type =    740                                         type = "hot";
771                                 };                741                                 };
772                         };                        742                         };
773                 };                                743                 };
774                                                   744 
775                 camera-thermal {                  745                 camera-thermal {
776                         polling-delay-passive     746                         polling-delay-passive = <250>;
                                                   >> 747                         polling-delay = <1000>;
777                                                   748 
778                         thermal-sensors = <&ts    749                         thermal-sensors = <&tsens1 5>;
779                                                   750 
780                         trips {                   751                         trips {
781                                 camera_alert0: !! 752                                 camera_alert0: trip-point@0 {
782                                         temper    753                                         temperature = <90000>;
783                                         hyster    754                                         hysteresis = <2000>;
784                                         type =    755                                         type = "hot";
785                                 };                756                                 };
786                         };                        757                         };
787                 };                                758                 };
788                                                   759 
789                 multimedia-thermal {              760                 multimedia-thermal {
790                         polling-delay-passive     761                         polling-delay-passive = <250>;
                                                   >> 762                         polling-delay = <1000>;
791                                                   763 
792                         thermal-sensors = <&ts    764                         thermal-sensors = <&tsens1 6>;
793                                                   765 
794                         trips {                   766                         trips {
795                                 multimedia_ale !! 767                                 multimedia_alert0: trip-point@0 {
796                                         temper    768                                         temperature = <90000>;
797                                         hyster    769                                         hysteresis = <2000>;
798                                         type =    770                                         type = "hot";
799                                 };                771                                 };
800                         };                        772                         };
801                 };                                773                 };
802         };                                        774         };
803                                                   775 
804         timer {                                   776         timer {
805                 compatible = "arm,armv8-timer"    777                 compatible = "arm,armv8-timer";
806                 interrupts = <GIC_PPI 1 IRQ_TY    778                 interrupts = <GIC_PPI 1 IRQ_TYPE_LEVEL_LOW>,
807                              <GIC_PPI 2 IRQ_TY    779                              <GIC_PPI 2 IRQ_TYPE_LEVEL_LOW>,
808                              <GIC_PPI 3 IRQ_TY    780                              <GIC_PPI 3 IRQ_TYPE_LEVEL_LOW>,
809                              <GIC_PPI 0 IRQ_TY    781                              <GIC_PPI 0 IRQ_TYPE_LEVEL_LOW>;
810         };                                        782         };
811                                                   783 
812         soc: soc@0 {                           !! 784         soc: soc {
813                 #address-cells = <1>;             785                 #address-cells = <1>;
814                 #size-cells = <1>;                786                 #size-cells = <1>;
815                 ranges = <0 0 0 0xffffffff>;      787                 ranges = <0 0 0 0xffffffff>;
816                 compatible = "simple-bus";        788                 compatible = "simple-bus";
817                                                   789 
818                 gcc: clock-controller@100000 {    790                 gcc: clock-controller@100000 {
819                         compatible = "qcom,gcc    791                         compatible = "qcom,gcc-msm8998";
820                         #clock-cells = <1>;       792                         #clock-cells = <1>;
821                         #reset-cells = <1>;       793                         #reset-cells = <1>;
822                         #power-domain-cells =     794                         #power-domain-cells = <1>;
823                         reg = <0x00100000 0xb0    795                         reg = <0x00100000 0xb0000>;
824                                                << 
825                         clock-names = "xo", "s << 
826                         clocks = <&rpmcc RPM_S << 
827                                                << 
828                         /*                     << 
829                          * The hypervisor typi << 
830                          * reside as read-only << 
831                          * these clocks on a d << 
832                          * enabled but unused  << 
833                          * to reboot.          << 
834                          * In light of that, w << 
835                          * as protected. The b << 
836                          * list of protected c << 
837                          * desired for the HLO << 
838                          */                    << 
839                         protected-clocks = <AG << 
840                                            <SS << 
841                                            <SS << 
842                 };                                796                 };
843                                                   797 
844                 rpm_msg_ram: sram@778000 {     !! 798                 rpm_msg_ram: memory@778000 {
845                         compatible = "qcom,rpm    799                         compatible = "qcom,rpm-msg-ram";
846                         reg = <0x00778000 0x70    800                         reg = <0x00778000 0x7000>;
847                 };                                801                 };
848                                                   802 
849                 qfprom: qfprom@784000 {        !! 803                 qfprom: qfprom@780000 {
850                         compatible = "qcom,msm !! 804                         compatible = "qcom,qfprom";
851                         reg = <0x00784000 0x62 !! 805                         reg = <0x00780000 0x621c>;
852                         #address-cells = <1>;     806                         #address-cells = <1>;
853                         #size-cells = <1>;        807                         #size-cells = <1>;
854                                                   808 
855                         qusb2_hstx_trim: hstx- !! 809                         qusb2_hstx_trim: hstx-trim@423a {
856                                 reg = <0x23a 0 !! 810                                 reg = <0x423a 0x1>;
857                                 bits = <0 4>;     811                                 bits = <0 4>;
858                         };                        812                         };
859                 };                                813                 };
860                                                   814 
861                 tsens0: thermal@10ab000 {         815                 tsens0: thermal@10ab000 {
862                         compatible = "qcom,msm    816                         compatible = "qcom,msm8998-tsens", "qcom,tsens-v2";
863                         reg = <0x010ab000 0x10    817                         reg = <0x010ab000 0x1000>, /* TM */
864                               <0x010aa000 0x10    818                               <0x010aa000 0x1000>; /* SROT */
865                         #qcom,sensors = <14>;     819                         #qcom,sensors = <14>;
866                         interrupts = <GIC_SPI  !! 820                         interrupts = <GIC_SPI 458 IRQ_TYPE_LEVEL_HIGH>;
867                                      <GIC_SPI  !! 821                         interrupt-names = "uplow";
868                         interrupt-names = "upl << 
869                         #thermal-sensor-cells     822                         #thermal-sensor-cells = <1>;
870                 };                                823                 };
871                                                   824 
872                 tsens1: thermal@10ae000 {         825                 tsens1: thermal@10ae000 {
873                         compatible = "qcom,msm    826                         compatible = "qcom,msm8998-tsens", "qcom,tsens-v2";
874                         reg = <0x010ae000 0x10    827                         reg = <0x010ae000 0x1000>, /* TM */
875                               <0x010ad000 0x10    828                               <0x010ad000 0x1000>; /* SROT */
876                         #qcom,sensors = <8>;      829                         #qcom,sensors = <8>;
877                         interrupts = <GIC_SPI  !! 830                         interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
878                                      <GIC_SPI  !! 831                         interrupt-names = "uplow";
879                         interrupt-names = "upl << 
880                         #thermal-sensor-cells     832                         #thermal-sensor-cells = <1>;
881                 };                                833                 };
882                                                   834 
883                 anoc1_smmu: iommu@1680000 {       835                 anoc1_smmu: iommu@1680000 {
884                         compatible = "qcom,msm    836                         compatible = "qcom,msm8998-smmu-v2", "qcom,smmu-v2";
885                         reg = <0x01680000 0x10    837                         reg = <0x01680000 0x10000>;
886                         #iommu-cells = <1>;       838                         #iommu-cells = <1>;
887                                                   839 
888                         #global-interrupts = <    840                         #global-interrupts = <0>;
889                         interrupts =              841                         interrupts =
890                                 <GIC_SPI 364 I    842                                 <GIC_SPI 364 IRQ_TYPE_EDGE_RISING>,
891                                 <GIC_SPI 365 I    843                                 <GIC_SPI 365 IRQ_TYPE_EDGE_RISING>,
892                                 <GIC_SPI 366 I    844                                 <GIC_SPI 366 IRQ_TYPE_EDGE_RISING>,
893                                 <GIC_SPI 367 I    845                                 <GIC_SPI 367 IRQ_TYPE_EDGE_RISING>,
894                                 <GIC_SPI 368 I    846                                 <GIC_SPI 368 IRQ_TYPE_EDGE_RISING>,
895                                 <GIC_SPI 369 I    847                                 <GIC_SPI 369 IRQ_TYPE_EDGE_RISING>;
896                 };                                848                 };
897                                                   849 
898                 anoc2_smmu: iommu@16c0000 {    !! 850                 pcie0: pci@1c00000 {
899                         compatible = "qcom,msm !! 851                         compatible = "qcom,pcie-msm8996";
900                         reg = <0x016c0000 0x40 !! 852                         reg =   <0x01c00000 0x2000>,
901                         #iommu-cells = <1>;    !! 853                                 <0x1b000000 0xf1d>,
902                                                !! 854                                 <0x1b000f20 0xa8>,
903                         #global-interrupts = < !! 855                                 <0x1b100000 0x100000>;
904                         interrupts =           << 
905                                 <GIC_SPI 373 I << 
906                                 <GIC_SPI 374 I << 
907                                 <GIC_SPI 375 I << 
908                                 <GIC_SPI 376 I << 
909                                 <GIC_SPI 377 I << 
910                                 <GIC_SPI 378 I << 
911                                 <GIC_SPI 462 I << 
912                                 <GIC_SPI 463 I << 
913                                 <GIC_SPI 464 I << 
914                                 <GIC_SPI 465 I << 
915                 };                             << 
916                                                << 
917                 pcie0: pcie@1c00000 {          << 
918                         compatible = "qcom,pci << 
919                         reg = <0x01c00000 0x20 << 
920                               <0x1b000000 0xf1 << 
921                               <0x1b000f20 0xa8 << 
922                               <0x1b100000 0x10 << 
923                         reg-names = "parf", "d    856                         reg-names = "parf", "dbi", "elbi", "config";
924                         device_type = "pci";      857                         device_type = "pci";
925                         linux,pci-domain = <0>    858                         linux,pci-domain = <0>;
926                         bus-range = <0x00 0xff    859                         bus-range = <0x00 0xff>;
927                         #address-cells = <3>;     860                         #address-cells = <3>;
928                         #size-cells = <2>;        861                         #size-cells = <2>;
929                         num-lanes = <1>;          862                         num-lanes = <1>;
930                         phys = <&pcie_phy>;    !! 863                         phys = <&pciephy>;
931                         phy-names = "pciephy";    864                         phy-names = "pciephy";
932                         status = "disabled";   << 
933                                                   865 
934                         ranges = <0x01000000 0 !! 866                         ranges = <0x01000000 0x0 0x1b200000 0x1b200000 0x0 0x100000>,
935                                  <0x02000000 0    867                                  <0x02000000 0x0 0x1b300000 0x1b300000 0x0 0xd00000>;
936                                                   868 
937                         #interrupt-cells = <1>    869                         #interrupt-cells = <1>;
938                         interrupts = <GIC_SPI     870                         interrupts = <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>;
939                         interrupt-names = "msi    871                         interrupt-names = "msi";
940                         interrupt-map-mask = <    872                         interrupt-map-mask = <0 0 0 0x7>;
941                         interrupt-map = <0 0 0 !! 873                         interrupt-map = <0 0 0 1 &intc 0 135 IRQ_TYPE_LEVEL_HIGH>,
942                                         <0 0 0 !! 874                                         <0 0 0 2 &intc 0 136 IRQ_TYPE_LEVEL_HIGH>,
943                                         <0 0 0 !! 875                                         <0 0 0 3 &intc 0 138 IRQ_TYPE_LEVEL_HIGH>,
944                                         <0 0 0 !! 876                                         <0 0 0 4 &intc 0 139 IRQ_TYPE_LEVEL_HIGH>;
945                                                   877 
946                         clocks = <&gcc GCC_PCI    878                         clocks = <&gcc GCC_PCIE_0_PIPE_CLK>,
947                                  <&gcc GCC_PCI << 
948                                  <&gcc GCC_PCI << 
949                                  <&gcc GCC_PCI    879                                  <&gcc GCC_PCIE_0_MSTR_AXI_CLK>,
950                                  <&gcc GCC_PCI !! 880                                  <&gcc GCC_PCIE_0_SLV_AXI_CLK>,
951                         clock-names = "pipe",  !! 881                                  <&gcc GCC_PCIE_0_CFG_AHB_CLK>,
                                                   >> 882                                  <&gcc GCC_PCIE_0_AUX_CLK>;
                                                   >> 883                         clock-names = "pipe", "bus_master", "bus_slave", "cfg", "aux";
952                                                   884 
953                         power-domains = <&gcc     885                         power-domains = <&gcc PCIE_0_GDSC>;
954                         iommu-map = <0x100 &an    886                         iommu-map = <0x100 &anoc1_smmu 0x1480 1>;
955                         perst-gpios = <&tlmm 3    887                         perst-gpios = <&tlmm 35 GPIO_ACTIVE_LOW>;
956                                                << 
957                         pcie@0 {               << 
958                                 device_type =  << 
959                                 reg = <0x0 0x0 << 
960                                 bus-range = <0 << 
961                                                << 
962                                 #address-cells << 
963                                 #size-cells =  << 
964                                 ranges;        << 
965                         };                     << 
966                 };                                888                 };
967                                                   889 
968                 pcie_phy: phy@1c06000 {        !! 890                 phy@1c06000 {
969                         compatible = "qcom,msm    891                         compatible = "qcom,msm8998-qmp-pcie-phy";
970                         reg = <0x01c06000 0x10 !! 892                         reg = <0x01c06000 0x18c>;
971                         status = "disabled";   !! 893                         #address-cells = <1>;
                                                   >> 894                         #size-cells = <1>;
                                                   >> 895                         ranges;
972                                                   896 
973                         clocks = <&gcc GCC_PCI    897                         clocks = <&gcc GCC_PCIE_PHY_AUX_CLK>,
974                                  <&gcc GCC_PCI    898                                  <&gcc GCC_PCIE_0_CFG_AHB_CLK>,
975                                  <&gcc GCC_PCI !! 899                                  <&gcc GCC_PCIE_CLKREF_CLK>;
976                                  <&gcc GCC_PCI !! 900                         clock-names = "aux", "cfg_ahb", "ref";
977                         clock-names = "aux",   << 
978                                       "cfg_ahb << 
979                                       "ref",   << 
980                                       "pipe";  << 
981                                                << 
982                         clock-output-names = " << 
983                         #clock-cells = <0>;    << 
984                                                << 
985                         #phy-cells = <0>;      << 
986                                                   901 
987                         resets = <&gcc GCC_PCI    902                         resets = <&gcc GCC_PCIE_0_PHY_BCR>, <&gcc GCC_PCIE_PHY_BCR>;
988                         reset-names = "phy", "    903                         reset-names = "phy", "common";
989                                                   904 
990                         vdda-phy-supply = <&vr    905                         vdda-phy-supply = <&vreg_l1a_0p875>;
991                         vdda-pll-supply = <&vr    906                         vdda-pll-supply = <&vreg_l2a_1p2>;
                                                   >> 907 
                                                   >> 908                         pciephy: lane@1c06800 {
                                                   >> 909                                 reg = <0x01c06200 0x128>, <0x01c06400 0x1fc>, <0x01c06800 0x20c>;
                                                   >> 910                                 #phy-cells = <0>;
                                                   >> 911 
                                                   >> 912                                 clocks = <&gcc GCC_PCIE_0_PIPE_CLK>;
                                                   >> 913                                 clock-names = "pipe0";
                                                   >> 914                                 clock-output-names = "pcie_0_pipe_clk_src";
                                                   >> 915                                 #clock-cells = <0>;
                                                   >> 916                         };
992                 };                                917                 };
993                                                   918 
994                 ufshc: ufshc@1da4000 {            919                 ufshc: ufshc@1da4000 {
995                         compatible = "qcom,msm    920                         compatible = "qcom,msm8998-ufshc", "qcom,ufshc", "jedec,ufs-2.0";
996                         reg = <0x01da4000 0x25    921                         reg = <0x01da4000 0x2500>;
997                         interrupts = <GIC_SPI     922                         interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>;
998                         phys = <&ufsphy>;      !! 923                         phys = <&ufsphy_lanes>;
999                         phy-names = "ufsphy";     924                         phy-names = "ufsphy";
1000                         lanes-per-direction =    925                         lanes-per-direction = <2>;
1001                         power-domains = <&gcc    926                         power-domains = <&gcc UFS_GDSC>;
1002                         status = "disabled";  << 
1003                         #reset-cells = <1>;      927                         #reset-cells = <1>;
1004                                                  928 
1005                         clock-names =            929                         clock-names =
1006                                 "core_clk",      930                                 "core_clk",
1007                                 "bus_aggr_clk    931                                 "bus_aggr_clk",
1008                                 "iface_clk",     932                                 "iface_clk",
1009                                 "core_clk_uni    933                                 "core_clk_unipro",
1010                                 "ref_clk",       934                                 "ref_clk",
1011                                 "tx_lane0_syn    935                                 "tx_lane0_sync_clk",
1012                                 "rx_lane0_syn    936                                 "rx_lane0_sync_clk",
1013                                 "rx_lane1_syn    937                                 "rx_lane1_sync_clk";
1014                         clocks =                 938                         clocks =
1015                                 <&gcc GCC_UFS    939                                 <&gcc GCC_UFS_AXI_CLK>,
1016                                 <&gcc GCC_AGG    940                                 <&gcc GCC_AGGRE1_UFS_AXI_CLK>,
1017                                 <&gcc GCC_UFS    941                                 <&gcc GCC_UFS_AHB_CLK>,
1018                                 <&gcc GCC_UFS    942                                 <&gcc GCC_UFS_UNIPRO_CORE_CLK>,
1019                                 <&rpmcc RPM_S    943                                 <&rpmcc RPM_SMD_LN_BB_CLK1>,
1020                                 <&gcc GCC_UFS    944                                 <&gcc GCC_UFS_TX_SYMBOL_0_CLK>,
1021                                 <&gcc GCC_UFS    945                                 <&gcc GCC_UFS_RX_SYMBOL_0_CLK>,
1022                                 <&gcc GCC_UFS    946                                 <&gcc GCC_UFS_RX_SYMBOL_1_CLK>;
1023                         freq-table-hz =          947                         freq-table-hz =
1024                                 <50000000 200    948                                 <50000000 200000000>,
1025                                 <0 0>,           949                                 <0 0>,
1026                                 <0 0>,           950                                 <0 0>,
1027                                 <37500000 150    951                                 <37500000 150000000>,
1028                                 <0 0>,           952                                 <0 0>,
1029                                 <0 0>,           953                                 <0 0>,
1030                                 <0 0>,           954                                 <0 0>,
1031                                 <0 0>;           955                                 <0 0>;
1032                                                  956 
1033                         resets = <&gcc GCC_UF    957                         resets = <&gcc GCC_UFS_BCR>;
1034                         reset-names = "rst";     958                         reset-names = "rst";
1035                 };                               959                 };
1036                                                  960 
1037                 ufsphy: phy@1da7000 {            961                 ufsphy: phy@1da7000 {
1038                         compatible = "qcom,ms    962                         compatible = "qcom,msm8998-qmp-ufs-phy";
1039                         reg = <0x01da7000 0x1 !! 963                         reg = <0x01da7000 0x18c>;
                                                   >> 964                         #address-cells = <1>;
                                                   >> 965                         #size-cells = <1>;
                                                   >> 966                         ranges;
1040                                                  967 
1041                         clocks = <&rpmcc RPM_ !! 968                         clock-names =
1042                                  <&gcc GCC_UF !! 969                                 "ref",
1043                                  <&gcc GCC_UF !! 970                                 "ref_aux";
1044                         clock-names = "ref",  !! 971                         clocks =
1045                                       "ref_au !! 972                                 <&gcc GCC_UFS_CLKREF_CLK>,
1046                                       "qref"; !! 973                                 <&gcc GCC_UFS_PHY_AUX_CLK>;
1047                                                  974 
1048                         reset-names = "ufsphy    975                         reset-names = "ufsphy";
1049                         resets = <&ufshc 0>;     976                         resets = <&ufshc 0>;
1050                                                  977 
1051                         #phy-cells = <0>;     !! 978                         ufsphy_lanes: lanes@1da7400 {
1052                         status = "disabled";  !! 979                                 reg = <0x01da7400 0x128>,
1053                 };                            !! 980                                       <0x01da7600 0x1fc>,
1054                                               !! 981                                       <0x01da7c00 0x1dc>,
1055                 tcsr_mutex: hwlock@1f40000 {  !! 982                                       <0x01da7800 0x128>,
1056                         compatible = "qcom,tc !! 983                                       <0x01da7a00 0x1fc>;
1057                         reg = <0x01f40000 0x2 !! 984                                 #phy-cells = <0>;
1058                         #hwlock-cells = <1>;  !! 985                         };
1059                 };                            << 
1060                                               << 
1061                 tcsr_regs_1: syscon@1f60000 { << 
1062                         compatible = "qcom,ms << 
1063                         reg = <0x01f60000 0x2 << 
1064                 };                               986                 };
1065                                                  987 
1066                 tcsr_regs_2: syscon@1fc0000 { !! 988                 tcsr_mutex_regs: syscon@1f40000 {
1067                         compatible = "qcom,ms !! 989                         compatible = "syscon";
1068                         reg = <0x01fc0000 0x2 !! 990                         reg = <0x01f40000 0x40000>;
1069                 };                               991                 };
1070                                                  992 
1071                 tlmm: pinctrl@3400000 {          993                 tlmm: pinctrl@3400000 {
1072                         compatible = "qcom,ms    994                         compatible = "qcom,msm8998-pinctrl";
1073                         reg = <0x03400000 0xc    995                         reg = <0x03400000 0xc00000>;
1074                         interrupts = <GIC_SPI    996                         interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
1075                         gpio-ranges = <&tlmm  << 
1076                         gpio-controller;         997                         gpio-controller;
1077                         #gpio-cells = <2>;    !! 998                         #gpio-cells = <0x2>;
1078                         interrupt-controller;    999                         interrupt-controller;
1079                         #interrupt-cells = <2 !! 1000                         #interrupt-cells = <0x2>;
1080                                               << 
1081                         sdc2_on: sdc2-on-stat << 
1082                                 clk-pins {    << 
1083                                         pins  << 
1084                                         drive << 
1085                                         bias- << 
1086                                 };            << 
1087                                               << 
1088                                 cmd-pins {    << 
1089                                         pins  << 
1090                                         drive << 
1091                                         bias- << 
1092                                 };            << 
1093                                               << 
1094                                 data-pins {   << 
1095                                         pins  << 
1096                                         drive << 
1097                                         bias- << 
1098                                 };            << 
1099                         };                    << 
1100                                               << 
1101                         sdc2_off: sdc2-off-st << 
1102                                 clk-pins {    << 
1103                                         pins  << 
1104                                         drive << 
1105                                         bias- << 
1106                                 };            << 
1107                                               << 
1108                                 cmd-pins {    << 
1109                                         pins  << 
1110                                         drive << 
1111                                         bias- << 
1112                                 };            << 
1113                                               << 
1114                                 data-pins {   << 
1115                                         pins  << 
1116                                         drive << 
1117                                         bias- << 
1118                                 };            << 
1119                         };                    << 
1120                                               << 
1121                         sdc2_cd: sdc2-cd-stat << 
1122                                 pins = "gpio9 << 
1123                                 function = "g << 
1124                                 bias-pull-up; << 
1125                                 drive-strengt << 
1126                         };                    << 
1127                                               << 
1128                         blsp1_uart3_on: blsp1 << 
1129                                 tx-pins {     << 
1130                                         pins  << 
1131                                         funct << 
1132                                         drive << 
1133                                         bias- << 
1134                                 };            << 
1135                                               << 
1136                                 rx-pins {     << 
1137                                         pins  << 
1138                                         funct << 
1139                                         drive << 
1140                                         bias- << 
1141                                 };            << 
1142                                               << 
1143                                 cts-pins {    << 
1144                                         pins  << 
1145                                         funct << 
1146                                         drive << 
1147                                         bias- << 
1148                                 };            << 
1149                                               << 
1150                                 rfr-pins {    << 
1151                                         pins  << 
1152                                         funct << 
1153                                         drive << 
1154                                         bias- << 
1155                                 };            << 
1156                         };                    << 
1157                                               << 
1158                         blsp1_i2c1_default: b << 
1159                                 pins = "gpio2 << 
1160                                 function = "b << 
1161                                 drive-strengt << 
1162                                 bias-disable; << 
1163                         };                    << 
1164                                               << 
1165                         blsp1_i2c1_sleep: bls << 
1166                                 pins = "gpio2 << 
1167                                 function = "b << 
1168                                 drive-strengt << 
1169                                 bias-pull-up; << 
1170                         };                    << 
1171                                               << 
1172                         blsp1_i2c2_default: b << 
1173                                 pins = "gpio3 << 
1174                                 function = "b << 
1175                                 drive-strengt << 
1176                                 bias-disable; << 
1177                         };                    << 
1178                                               << 
1179                         blsp1_i2c2_sleep: bls << 
1180                                 pins = "gpio3 << 
1181                                 function = "b << 
1182                                 drive-strengt << 
1183                                 bias-pull-up; << 
1184                         };                    << 
1185                                               << 
1186                         blsp1_i2c3_default: b << 
1187                                 pins = "gpio4 << 
1188                                 function = "b << 
1189                                 drive-strengt << 
1190                                 bias-disable; << 
1191                         };                    << 
1192                                               << 
1193                         blsp1_i2c3_sleep: bls << 
1194                                 pins = "gpio4 << 
1195                                 function = "b << 
1196                                 drive-strengt << 
1197                                 bias-pull-up; << 
1198                         };                    << 
1199                                               << 
1200                         blsp1_i2c4_default: b << 
1201                                 pins = "gpio1 << 
1202                                 function = "b << 
1203                                 drive-strengt << 
1204                                 bias-disable; << 
1205                         };                    << 
1206                                               << 
1207                         blsp1_i2c4_sleep: bls << 
1208                                 pins = "gpio1 << 
1209                                 function = "b << 
1210                                 drive-strengt << 
1211                                 bias-pull-up; << 
1212                         };                    << 
1213                                               << 
1214                         blsp1_i2c5_default: b << 
1215                                 pins = "gpio8 << 
1216                                 function = "b << 
1217                                 drive-strengt << 
1218                                 bias-disable; << 
1219                         };                    << 
1220                                               << 
1221                         blsp1_i2c5_sleep: bls << 
1222                                 pins = "gpio8 << 
1223                                 function = "b << 
1224                                 drive-strengt << 
1225                                 bias-pull-up; << 
1226                         };                    << 
1227                                               << 
1228                         blsp1_i2c6_default: b << 
1229                                 pins = "gpio4 << 
1230                                 function = "b << 
1231                                 drive-strengt << 
1232                                 bias-disable; << 
1233                         };                    << 
1234                                               << 
1235                         blsp1_i2c6_sleep: bls << 
1236                                 pins = "gpio4 << 
1237                                 function = "b << 
1238                                 drive-strengt << 
1239                                 bias-pull-up; << 
1240                         };                    << 
1241                                               << 
1242                         blsp1_spi_b_default:  << 
1243                                 pins = "gpio2 << 
1244                                 function = "b << 
1245                                 drive-strengt << 
1246                                 bias-disable; << 
1247                         };                    << 
1248                                               << 
1249                         blsp1_spi1_default: b << 
1250                                 pins = "gpio0 << 
1251                                 function = "b << 
1252                                 drive-strengt << 
1253                                 bias-disable; << 
1254                         };                    << 
1255                                               << 
1256                         blsp1_spi2_default: b << 
1257                                 pins = "gpio3 << 
1258                                 function = "b << 
1259                                 drive-strengt << 
1260                                 bias-disable; << 
1261                         };                    << 
1262                                               << 
1263                         blsp1_spi3_default: b << 
1264                                 pins = "gpio4 << 
1265                                 function = "b << 
1266                                 drive-strengt << 
1267                                 bias-disable; << 
1268                         };                    << 
1269                                               << 
1270                         blsp1_spi4_default: b << 
1271                                 pins = "gpio8 << 
1272                                 function = "b << 
1273                                 drive-strengt << 
1274                                 bias-disable; << 
1275                         };                    << 
1276                                               << 
1277                         blsp1_spi5_default: b << 
1278                                 pins = "gpio8 << 
1279                                 function = "b << 
1280                                 drive-strengt << 
1281                                 bias-disable; << 
1282                         };                    << 
1283                                               << 
1284                         blsp1_spi6_default: b << 
1285                                 pins = "gpio4 << 
1286                                 function = "b << 
1287                                 drive-strengt << 
1288                                 bias-disable; << 
1289                         };                    << 
1290                                               << 
1291                                               << 
1292                         /* 6 interfaces per Q << 
1293                         blsp2_i2c1_default: b << 
1294                                 pins = "gpio5 << 
1295                                 function = "b << 
1296                                 drive-strengt << 
1297                                 bias-disable; << 
1298                         };                    << 
1299                                               << 
1300                         blsp2_i2c1_sleep: bls << 
1301                                 pins = "gpio5 << 
1302                                 function = "b << 
1303                                 drive-strengt << 
1304                                 bias-pull-up; << 
1305                         };                    << 
1306                                               << 
1307                         blsp2_i2c2_default: b << 
1308                                 pins = "gpio6 << 
1309                                 function = "b << 
1310                                 drive-strengt << 
1311                                 bias-disable; << 
1312                         };                    << 
1313                                               << 
1314                         blsp2_i2c2_sleep: bls << 
1315                                 pins = "gpio6 << 
1316                                 function = "b << 
1317                                 drive-strengt << 
1318                                 bias-pull-up; << 
1319                         };                    << 
1320                                               << 
1321                         blsp2_i2c3_default: b << 
1322                                 pins = "gpio5 << 
1323                                 function = "b << 
1324                                 drive-strengt << 
1325                                 bias-disable; << 
1326                         };                    << 
1327                                               << 
1328                         blsp2_i2c3_sleep: bls << 
1329                                 pins = "gpio5 << 
1330                                 function = "b << 
1331                                 drive-strengt << 
1332                                 bias-pull-up; << 
1333                         };                    << 
1334                                               << 
1335                         blsp2_i2c4_default: b << 
1336                                 pins = "gpio6 << 
1337                                 function = "b << 
1338                                 drive-strengt << 
1339                                 bias-disable; << 
1340                         };                    << 
1341                                               << 
1342                         blsp2_i2c4_sleep: bls << 
1343                                 pins = "gpio6 << 
1344                                 function = "b << 
1345                                 drive-strengt << 
1346                                 bias-pull-up; << 
1347                         };                    << 
1348                                               << 
1349                         blsp2_i2c5_default: b << 
1350                                 pins = "gpio6 << 
1351                                 function = "b << 
1352                                 drive-strengt << 
1353                                 bias-disable; << 
1354                         };                    << 
1355                                               << 
1356                         blsp2_i2c5_sleep: bls << 
1357                                 pins = "gpio6 << 
1358                                 function = "b << 
1359                                 drive-strengt << 
1360                                 bias-pull-up; << 
1361                         };                    << 
1362                                               << 
1363                         blsp2_i2c6_default: b << 
1364                                 pins = "gpio8 << 
1365                                 function = "b << 
1366                                 drive-strengt << 
1367                                 bias-disable; << 
1368                         };                    << 
1369                                               << 
1370                         blsp2_i2c6_sleep: bls << 
1371                                 pins = "gpio8 << 
1372                                 function = "b << 
1373                                 drive-strengt << 
1374                                 bias-pull-up; << 
1375                         };                    << 
1376                                               << 
1377                         blsp2_spi1_default: b << 
1378                                 pins = "gpio5 << 
1379                                 function = "b << 
1380                                 drive-strengt << 
1381                                 bias-disable; << 
1382                         };                    << 
1383                                               << 
1384                         blsp2_spi2_default: b << 
1385                                 pins = "gpio4 << 
1386                                 function = "b << 
1387                                 drive-strengt << 
1388                                 bias-disable; << 
1389                         };                    << 
1390                                               << 
1391                         blsp2_spi3_default: b << 
1392                                 pins = "gpio4 << 
1393                                 function = "b << 
1394                                 drive-strengt << 
1395                                 bias-disable; << 
1396                         };                    << 
1397                                               << 
1398                         blsp2_spi4_default: b << 
1399                                 pins = "gpio6 << 
1400                                 function = "b << 
1401                                 drive-strengt << 
1402                                 bias-disable; << 
1403                         };                    << 
1404                                               << 
1405                         blsp2_spi5_default: b << 
1406                                 pins = "gpio5 << 
1407                                 function = "b << 
1408                                 drive-strengt << 
1409                                 bias-disable; << 
1410                         };                    << 
1411                                               << 
1412                         blsp2_spi6_default: b << 
1413                                 pins = "gpio8 << 
1414                                 function = "b << 
1415                                 drive-strengt << 
1416                                 bias-disable; << 
1417                         };                    << 
1418                 };                            << 
1419                                               << 
1420                 remoteproc_mss: remoteproc@40 << 
1421                         compatible = "qcom,ms << 
1422                         reg = <0x04080000 0x1 << 
1423                         reg-names = "qdsp6",  << 
1424                                               << 
1425                         interrupts-extended = << 
1426                                 <&intc GIC_SP << 
1427                                 <&modem_smp2p << 
1428                                 <&modem_smp2p << 
1429                                 <&modem_smp2p << 
1430                                 <&modem_smp2p << 
1431                                 <&modem_smp2p << 
1432                         interrupt-names = "wd << 
1433                                           "ha << 
1434                                           "sh << 
1435                                               << 
1436                         clocks = <&gcc GCC_MS << 
1437                                  <&gcc GCC_BI << 
1438                                  <&gcc GCC_BO << 
1439                                  <&gcc GCC_MS << 
1440                                  <&gcc GCC_MS << 
1441                                  <&gcc GCC_MS << 
1442                                  <&rpmcc RPM_ << 
1443                                  <&rpmcc RPM_ << 
1444                         clock-names = "iface" << 
1445                                       "snoc_a << 
1446                                               << 
1447                         qcom,smem-states = <& << 
1448                         qcom,smem-state-names << 
1449                                               << 
1450                         resets = <&gcc GCC_MS << 
1451                         reset-names = "mss_re << 
1452                                               << 
1453                         qcom,halt-regs = <&tc << 
1454                                               << 
1455                         power-domains = <&rpm << 
1456                                         <&rpm << 
1457                         power-domain-names =  << 
1458                                               << 
1459                         status = "disabled";  << 
1460                                               << 
1461                         mba {                 << 
1462                                 memory-region << 
1463                         };                    << 
1464                                               << 
1465                         mpss {                << 
1466                                 memory-region << 
1467                         };                    << 
1468                                               << 
1469                         metadata {            << 
1470                                 memory-region << 
1471                         };                    << 
1472                                               << 
1473                         glink-edge {          << 
1474                                 interrupts =  << 
1475                                 label = "mode << 
1476                                 qcom,remote-p << 
1477                                 mboxes = <&ap << 
1478                         };                    << 
1479                 };                            << 
1480                                               << 
1481                 adreno_gpu: gpu@5000000 {     << 
1482                         compatible = "qcom,ad << 
1483                         reg = <0x05000000 0x4 << 
1484                         reg-names = "kgsl_3d0 << 
1485                                               << 
1486                         clocks = <&gcc GCC_GP << 
1487                                 <&gpucc RBBMT << 
1488                                 <&gcc GCC_BIM << 
1489                                 <&gcc GCC_GPU << 
1490                                 <&gpucc RBCPR << 
1491                                 <&gpucc GFX3D << 
1492                         clock-names = "iface" << 
1493                                 "rbbmtimer",  << 
1494                                 "mem",        << 
1495                                 "mem_iface",  << 
1496                                 "rbcpr",      << 
1497                                 "core";       << 
1498                                               << 
1499                         interrupts = <GIC_SPI << 
1500                         iommus = <&adreno_smm << 
1501                         operating-points-v2 = << 
1502                         power-domains = <&rpm << 
1503                         status = "disabled";  << 
1504                                               << 
1505                         gpu_opp_table: opp-ta << 
1506                                 compatible =  << 
1507                                 opp-710000097 << 
1508                                         opp-h << 
1509                                         opp-l << 
1510                                         opp-s << 
1511                                 };            << 
1512                                               << 
1513                                 opp-670000048 << 
1514                                         opp-h << 
1515                                         opp-l << 
1516                                         opp-s << 
1517                                 };            << 
1518                                               << 
1519                                 opp-596000097 << 
1520                                         opp-h << 
1521                                         opp-l << 
1522                                         opp-s << 
1523                                 };            << 
1524                                               << 
1525                                 opp-515000097 << 
1526                                         opp-h << 
1527                                         opp-l << 
1528                                         opp-s << 
1529                                 };            << 
1530                                               << 
1531                                 opp-414000000 << 
1532                                         opp-h << 
1533                                         opp-l << 
1534                                         opp-s << 
1535                                 };            << 
1536                                               << 
1537                                 opp-342000000 << 
1538                                         opp-h << 
1539                                         opp-l << 
1540                                         opp-s << 
1541                                 };            << 
1542                                               << 
1543                                 opp-257000000 << 
1544                                         opp-h << 
1545                                         opp-l << 
1546                                         opp-s << 
1547                                 };            << 
1548                         };                    << 
1549                 };                            << 
1550                                               << 
1551                 adreno_smmu: iommu@5040000 {  << 
1552                         compatible = "qcom,ms << 
1553                         reg = <0x05040000 0x1 << 
1554                         clocks = <&gcc GCC_GP << 
1555                                  <&gcc GCC_BI << 
1556                                  <&gcc GCC_GP << 
1557                         clock-names = "iface" << 
1558                                               << 
1559                         #global-interrupts =  << 
1560                         #iommu-cells = <1>;   << 
1561                         interrupts =          << 
1562                                 <GIC_SPI 329  << 
1563                                 <GIC_SPI 330  << 
1564                                 <GIC_SPI 331  << 
1565                         /*                    << 
1566                          * GPU-GX GDSC's pare << 
1567                          * GPU-CX for SMMU bu << 
1568                          * Contemporarily, we << 
1569                          * domain in the Adre << 
1570                          * Enable GPU CX/GX G << 
1571                          * SoC VDDMX RPM Powe << 
1572                          */                   << 
1573                         power-domains = <&gpu << 
1574                 };                            << 
1575                                               << 
1576                 gpucc: clock-controller@50650 << 
1577                         compatible = "qcom,ms << 
1578                         #clock-cells = <1>;   << 
1579                         #reset-cells = <1>;   << 
1580                         #power-domain-cells = << 
1581                         reg = <0x05065000 0x9 << 
1582                                               << 
1583                         clocks = <&rpmcc RPM_ << 
1584                                  <&gcc GCC_GP << 
1585                         clock-names = "xo",   << 
1586                                       "gpll0" << 
1587                 };                            << 
1588                                               << 
1589                 lpass_q6_smmu: iommu@5100000  << 
1590                         compatible = "qcom,ms << 
1591                         reg = <0x05100000 0x4 << 
1592                         clocks = <&gcc HLOS1_ << 
1593                         clock-names = "bus";  << 
1594                                               << 
1595                         #global-interrupts =  << 
1596                         #iommu-cells = <1>;   << 
1597                         interrupts =          << 
1598                                 <GIC_SPI 226  << 
1599                                 <GIC_SPI 393  << 
1600                                 <GIC_SPI 394  << 
1601                                 <GIC_SPI 395  << 
1602                                 <GIC_SPI 396  << 
1603                                 <GIC_SPI 397  << 
1604                                 <GIC_SPI 398  << 
1605                                 <GIC_SPI 399  << 
1606                                 <GIC_SPI 400  << 
1607                                 <GIC_SPI 401  << 
1608                                 <GIC_SPI 402  << 
1609                                 <GIC_SPI 403  << 
1610                                 <GIC_SPI 137  << 
1611                                               << 
1612                         power-domains = <&gcc << 
1613                         status = "disabled";  << 
1614                 };                            << 
1615                                               << 
1616                 remoteproc_slpi: remoteproc@5 << 
1617                         compatible = "qcom,ms << 
1618                         reg = <0x05800000 0x4 << 
1619                                               << 
1620                         interrupts-extended = << 
1621                                               << 
1622                                               << 
1623                                               << 
1624                                               << 
1625                         interrupt-names = "wd << 
1626                                           "ha << 
1627                                               << 
1628                         px-supply = <&vreg_lv << 
1629                                               << 
1630                         clocks = <&rpmcc RPM_ << 
1631                         clock-names = "xo";   << 
1632                                               << 
1633                         memory-region = <&slp << 
1634                                               << 
1635                         qcom,smem-states = <& << 
1636                         qcom,smem-state-names << 
1637                                               << 
1638                         power-domains = <&rpm << 
1639                         power-domain-names =  << 
1640                                               << 
1641                         status = "disabled";  << 
1642                                               << 
1643                         glink-edge {          << 
1644                                 interrupts =  << 
1645                                 label = "dsps << 
1646                                 qcom,remote-p << 
1647                                 mboxes = <&ap << 
1648                         };                    << 
1649                 };                               1001                 };
1650                                                  1002 
1651                 stm: stm@6002000 {               1003                 stm: stm@6002000 {
1652                         compatible = "arm,cor    1004                         compatible = "arm,coresight-stm", "arm,primecell";
1653                         reg = <0x06002000 0x1    1005                         reg = <0x06002000 0x1000>,
1654                               <0x16280000 0x1    1006                               <0x16280000 0x180000>;
1655                         reg-names = "stm-base !! 1007                         reg-names = "stm-base", "stm-data-base";
1656                         status = "disabled";     1008                         status = "disabled";
1657                                                  1009 
1658                         clocks = <&rpmcc RPM_    1010                         clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
1659                         clock-names = "apb_pc    1011                         clock-names = "apb_pclk", "atclk";
1660                                                  1012 
1661                         out-ports {              1013                         out-ports {
1662                                 port {           1014                                 port {
1663                                         stm_o    1015                                         stm_out: endpoint {
1664                                                  1016                                                 remote-endpoint = <&funnel0_in7>;
1665                                         };       1017                                         };
1666                                 };               1018                                 };
1667                         };                       1019                         };
1668                 };                               1020                 };
1669                                                  1021 
1670                 funnel1: funnel@6041000 {        1022                 funnel1: funnel@6041000 {
1671                         compatible = "arm,cor    1023                         compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
1672                         reg = <0x06041000 0x1    1024                         reg = <0x06041000 0x1000>;
1673                         status = "disabled";     1025                         status = "disabled";
1674                                                  1026 
1675                         clocks = <&rpmcc RPM_    1027                         clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
1676                         clock-names = "apb_pc    1028                         clock-names = "apb_pclk", "atclk";
1677                                                  1029 
1678                         out-ports {              1030                         out-ports {
1679                                 port {           1031                                 port {
1680                                         funne    1032                                         funnel0_out: endpoint {
1681                                                  1033                                                 remote-endpoint =
1682                                                  1034                                                   <&merge_funnel_in0>;
1683                                         };       1035                                         };
1684                                 };               1036                                 };
1685                         };                       1037                         };
1686                                                  1038 
1687                         in-ports {               1039                         in-ports {
1688                                 #address-cell    1040                                 #address-cells = <1>;
1689                                 #size-cells =    1041                                 #size-cells = <0>;
1690                                                  1042 
1691                                 port@7 {         1043                                 port@7 {
1692                                         reg =    1044                                         reg = <7>;
1693                                         funne    1045                                         funnel0_in7: endpoint {
1694                                                  1046                                                 remote-endpoint = <&stm_out>;
1695                                         };       1047                                         };
1696                                 };               1048                                 };
1697                         };                       1049                         };
1698                 };                               1050                 };
1699                                                  1051 
1700                 funnel2: funnel@6042000 {        1052                 funnel2: funnel@6042000 {
1701                         compatible = "arm,cor    1053                         compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
1702                         reg = <0x06042000 0x1    1054                         reg = <0x06042000 0x1000>;
1703                         status = "disabled";     1055                         status = "disabled";
1704                                                  1056 
1705                         clocks = <&rpmcc RPM_    1057                         clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
1706                         clock-names = "apb_pc    1058                         clock-names = "apb_pclk", "atclk";
1707                                                  1059 
1708                         out-ports {              1060                         out-ports {
1709                                 port {           1061                                 port {
1710                                         funne    1062                                         funnel1_out: endpoint {
1711                                                  1063                                                 remote-endpoint =
1712                                                  1064                                                   <&merge_funnel_in1>;
1713                                         };       1065                                         };
1714                                 };               1066                                 };
1715                         };                       1067                         };
1716                                                  1068 
1717                         in-ports {               1069                         in-ports {
1718                                 #address-cell    1070                                 #address-cells = <1>;
1719                                 #size-cells =    1071                                 #size-cells = <0>;
1720                                                  1072 
1721                                 port@6 {         1073                                 port@6 {
1722                                         reg =    1074                                         reg = <6>;
1723                                         funne    1075                                         funnel1_in6: endpoint {
1724                                                  1076                                                 remote-endpoint =
1725                                                  1077                                                   <&apss_merge_funnel_out>;
1726                                         };       1078                                         };
1727                                 };               1079                                 };
1728                         };                       1080                         };
1729                 };                               1081                 };
1730                                                  1082 
1731                 funnel3: funnel@6045000 {        1083                 funnel3: funnel@6045000 {
1732                         compatible = "arm,cor    1084                         compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
1733                         reg = <0x06045000 0x1    1085                         reg = <0x06045000 0x1000>;
1734                         status = "disabled";     1086                         status = "disabled";
1735                                                  1087 
1736                         clocks = <&rpmcc RPM_    1088                         clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
1737                         clock-names = "apb_pc    1089                         clock-names = "apb_pclk", "atclk";
1738                                                  1090 
1739                         out-ports {              1091                         out-ports {
1740                                 port {           1092                                 port {
1741                                         merge    1093                                         merge_funnel_out: endpoint {
1742                                                  1094                                                 remote-endpoint =
1743                                                  1095                                                   <&etf_in>;
1744                                         };       1096                                         };
1745                                 };               1097                                 };
1746                         };                       1098                         };
1747                                                  1099 
1748                         in-ports {               1100                         in-ports {
1749                                 #address-cell    1101                                 #address-cells = <1>;
1750                                 #size-cells =    1102                                 #size-cells = <0>;
1751                                                  1103 
1752                                 port@0 {         1104                                 port@0 {
1753                                         reg =    1105                                         reg = <0>;
1754                                         merge    1106                                         merge_funnel_in0: endpoint {
1755                                                  1107                                                 remote-endpoint =
1756                                                  1108                                                   <&funnel0_out>;
1757                                         };       1109                                         };
1758                                 };               1110                                 };
1759                                                  1111 
1760                                 port@1 {         1112                                 port@1 {
1761                                         reg =    1113                                         reg = <1>;
1762                                         merge    1114                                         merge_funnel_in1: endpoint {
1763                                                  1115                                                 remote-endpoint =
1764                                                  1116                                                   <&funnel1_out>;
1765                                         };       1117                                         };
1766                                 };               1118                                 };
1767                         };                       1119                         };
1768                 };                               1120                 };
1769                                                  1121 
1770                 replicator1: replicator@60460    1122                 replicator1: replicator@6046000 {
1771                         compatible = "arm,cor    1123                         compatible = "arm,coresight-dynamic-replicator", "arm,primecell";
1772                         reg = <0x06046000 0x1    1124                         reg = <0x06046000 0x1000>;
1773                         status = "disabled";     1125                         status = "disabled";
1774                                                  1126 
1775                         clocks = <&rpmcc RPM_    1127                         clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
1776                         clock-names = "apb_pc    1128                         clock-names = "apb_pclk", "atclk";
1777                                                  1129 
1778                         out-ports {              1130                         out-ports {
1779                                 port {           1131                                 port {
1780                                         repli    1132                                         replicator_out: endpoint {
1781                                                  1133                                                 remote-endpoint = <&etr_in>;
1782                                         };       1134                                         };
1783                                 };               1135                                 };
1784                         };                       1136                         };
1785                                                  1137 
1786                         in-ports {               1138                         in-ports {
1787                                 port {           1139                                 port {
1788                                         repli    1140                                         replicator_in: endpoint {
1789                                                  1141                                                 remote-endpoint = <&etf_out>;
1790                                         };       1142                                         };
1791                                 };               1143                                 };
1792                         };                       1144                         };
1793                 };                               1145                 };
1794                                                  1146 
1795                 etf: etf@6047000 {               1147                 etf: etf@6047000 {
1796                         compatible = "arm,cor    1148                         compatible = "arm,coresight-tmc", "arm,primecell";
1797                         reg = <0x06047000 0x1    1149                         reg = <0x06047000 0x1000>;
1798                         status = "disabled";     1150                         status = "disabled";
1799                                                  1151 
1800                         clocks = <&rpmcc RPM_    1152                         clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
1801                         clock-names = "apb_pc    1153                         clock-names = "apb_pclk", "atclk";
1802                                                  1154 
1803                         out-ports {              1155                         out-ports {
1804                                 port {           1156                                 port {
1805                                         etf_o    1157                                         etf_out: endpoint {
1806                                                  1158                                                 remote-endpoint =
1807                                                  1159                                                   <&replicator_in>;
1808                                         };       1160                                         };
1809                                 };               1161                                 };
1810                         };                       1162                         };
1811                                                  1163 
1812                         in-ports {               1164                         in-ports {
1813                                 port {           1165                                 port {
1814                                         etf_i    1166                                         etf_in: endpoint {
1815                                                  1167                                                 remote-endpoint =
1816                                                  1168                                                   <&merge_funnel_out>;
1817                                         };       1169                                         };
1818                                 };               1170                                 };
1819                         };                       1171                         };
1820                 };                               1172                 };
1821                                                  1173 
1822                 etr: etr@6048000 {               1174                 etr: etr@6048000 {
1823                         compatible = "arm,cor    1175                         compatible = "arm,coresight-tmc", "arm,primecell";
1824                         reg = <0x06048000 0x1    1176                         reg = <0x06048000 0x1000>;
1825                         status = "disabled";     1177                         status = "disabled";
1826                                                  1178 
1827                         clocks = <&rpmcc RPM_    1179                         clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
1828                         clock-names = "apb_pc    1180                         clock-names = "apb_pclk", "atclk";
1829                         arm,scatter-gather;      1181                         arm,scatter-gather;
1830                                                  1182 
1831                         in-ports {               1183                         in-ports {
1832                                 port {           1184                                 port {
1833                                         etr_i    1185                                         etr_in: endpoint {
1834                                                  1186                                                 remote-endpoint =
1835                                                  1187                                                   <&replicator_out>;
1836                                         };       1188                                         };
1837                                 };               1189                                 };
1838                         };                       1190                         };
1839                 };                               1191                 };
1840                                                  1192 
1841                 etm1: etm@7840000 {              1193                 etm1: etm@7840000 {
1842                         compatible = "arm,cor    1194                         compatible = "arm,coresight-etm4x", "arm,primecell";
1843                         reg = <0x07840000 0x1    1195                         reg = <0x07840000 0x1000>;
1844                         status = "disabled";     1196                         status = "disabled";
1845                                                  1197 
1846                         clocks = <&rpmcc RPM_    1198                         clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
1847                         clock-names = "apb_pc    1199                         clock-names = "apb_pclk", "atclk";
1848                                                  1200 
1849                         cpu = <&CPU0>;           1201                         cpu = <&CPU0>;
1850                                                  1202 
1851                         out-ports {              1203                         out-ports {
1852                                 port {           1204                                 port {
1853                                         etm0_    1205                                         etm0_out: endpoint {
1854                                                  1206                                                 remote-endpoint =
1855                                                  1207                                                   <&apss_funnel_in0>;
1856                                         };       1208                                         };
1857                                 };               1209                                 };
1858                         };                       1210                         };
1859                 };                               1211                 };
1860                                                  1212 
1861                 etm2: etm@7940000 {              1213                 etm2: etm@7940000 {
1862                         compatible = "arm,cor    1214                         compatible = "arm,coresight-etm4x", "arm,primecell";
1863                         reg = <0x07940000 0x1    1215                         reg = <0x07940000 0x1000>;
1864                         status = "disabled";     1216                         status = "disabled";
1865                                                  1217 
1866                         clocks = <&rpmcc RPM_    1218                         clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
1867                         clock-names = "apb_pc    1219                         clock-names = "apb_pclk", "atclk";
1868                                                  1220 
1869                         cpu = <&CPU1>;           1221                         cpu = <&CPU1>;
1870                                                  1222 
1871                         out-ports {              1223                         out-ports {
1872                                 port {           1224                                 port {
1873                                         etm1_    1225                                         etm1_out: endpoint {
1874                                                  1226                                                 remote-endpoint =
1875                                                  1227                                                   <&apss_funnel_in1>;
1876                                         };       1228                                         };
1877                                 };               1229                                 };
1878                         };                       1230                         };
1879                 };                               1231                 };
1880                                                  1232 
1881                 etm3: etm@7a40000 {              1233                 etm3: etm@7a40000 {
1882                         compatible = "arm,cor    1234                         compatible = "arm,coresight-etm4x", "arm,primecell";
1883                         reg = <0x07a40000 0x1    1235                         reg = <0x07a40000 0x1000>;
1884                         status = "disabled";     1236                         status = "disabled";
1885                                                  1237 
1886                         clocks = <&rpmcc RPM_    1238                         clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
1887                         clock-names = "apb_pc    1239                         clock-names = "apb_pclk", "atclk";
1888                                                  1240 
1889                         cpu = <&CPU2>;           1241                         cpu = <&CPU2>;
1890                                                  1242 
1891                         out-ports {              1243                         out-ports {
1892                                 port {           1244                                 port {
1893                                         etm2_    1245                                         etm2_out: endpoint {
1894                                                  1246                                                 remote-endpoint =
1895                                                  1247                                                   <&apss_funnel_in2>;
1896                                         };       1248                                         };
1897                                 };               1249                                 };
1898                         };                       1250                         };
1899                 };                               1251                 };
1900                                                  1252 
1901                 etm4: etm@7b40000 {              1253                 etm4: etm@7b40000 {
1902                         compatible = "arm,cor    1254                         compatible = "arm,coresight-etm4x", "arm,primecell";
1903                         reg = <0x07b40000 0x1    1255                         reg = <0x07b40000 0x1000>;
1904                         status = "disabled";     1256                         status = "disabled";
1905                                                  1257 
1906                         clocks = <&rpmcc RPM_    1258                         clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
1907                         clock-names = "apb_pc    1259                         clock-names = "apb_pclk", "atclk";
1908                                                  1260 
1909                         cpu = <&CPU3>;           1261                         cpu = <&CPU3>;
1910                                                  1262 
1911                         out-ports {              1263                         out-ports {
1912                                 port {           1264                                 port {
1913                                         etm3_    1265                                         etm3_out: endpoint {
1914                                                  1266                                                 remote-endpoint =
1915                                                  1267                                                   <&apss_funnel_in3>;
1916                                         };       1268                                         };
1917                                 };               1269                                 };
1918                         };                       1270                         };
1919                 };                               1271                 };
1920                                                  1272 
1921                 funnel4: funnel@7b60000 { /*     1273                 funnel4: funnel@7b60000 { /* APSS Funnel */
1922                         compatible = "arm,cor    1274                         compatible = "arm,coresight-etm4x", "arm,primecell";
1923                         reg = <0x07b60000 0x1    1275                         reg = <0x07b60000 0x1000>;
1924                         status = "disabled";     1276                         status = "disabled";
1925                                                  1277 
1926                         clocks = <&rpmcc RPM_    1278                         clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
1927                         clock-names = "apb_pc    1279                         clock-names = "apb_pclk", "atclk";
1928                                                  1280 
1929                         out-ports {              1281                         out-ports {
1930                                 port {           1282                                 port {
1931                                         apss_    1283                                         apss_funnel_out: endpoint {
1932                                                  1284                                                 remote-endpoint =
1933                                                  1285                                                   <&apss_merge_funnel_in>;
1934                                         };       1286                                         };
1935                                 };               1287                                 };
1936                         };                       1288                         };
1937                                                  1289 
1938                         in-ports {               1290                         in-ports {
1939                                 #address-cell    1291                                 #address-cells = <1>;
1940                                 #size-cells =    1292                                 #size-cells = <0>;
1941                                                  1293 
1942                                 port@0 {         1294                                 port@0 {
1943                                         reg =    1295                                         reg = <0>;
1944                                         apss_    1296                                         apss_funnel_in0: endpoint {
1945                                                  1297                                                 remote-endpoint =
1946                                                  1298                                                   <&etm0_out>;
1947                                         };       1299                                         };
1948                                 };               1300                                 };
1949                                                  1301 
1950                                 port@1 {         1302                                 port@1 {
1951                                         reg =    1303                                         reg = <1>;
1952                                         apss_    1304                                         apss_funnel_in1: endpoint {
1953                                                  1305                                                 remote-endpoint =
1954                                                  1306                                                   <&etm1_out>;
1955                                         };       1307                                         };
1956                                 };               1308                                 };
1957                                                  1309 
1958                                 port@2 {         1310                                 port@2 {
1959                                         reg =    1311                                         reg = <2>;
1960                                         apss_    1312                                         apss_funnel_in2: endpoint {
1961                                                  1313                                                 remote-endpoint =
1962                                                  1314                                                   <&etm2_out>;
1963                                         };       1315                                         };
1964                                 };               1316                                 };
1965                                                  1317 
1966                                 port@3 {         1318                                 port@3 {
1967                                         reg =    1319                                         reg = <3>;
1968                                         apss_    1320                                         apss_funnel_in3: endpoint {
1969                                                  1321                                                 remote-endpoint =
1970                                                  1322                                                   <&etm3_out>;
1971                                         };       1323                                         };
1972                                 };               1324                                 };
1973                                                  1325 
1974                                 port@4 {         1326                                 port@4 {
1975                                         reg =    1327                                         reg = <4>;
1976                                         apss_    1328                                         apss_funnel_in4: endpoint {
1977                                                  1329                                                 remote-endpoint =
1978                                                  1330                                                   <&etm4_out>;
1979                                         };       1331                                         };
1980                                 };               1332                                 };
1981                                                  1333 
1982                                 port@5 {         1334                                 port@5 {
1983                                         reg =    1335                                         reg = <5>;
1984                                         apss_    1336                                         apss_funnel_in5: endpoint {
1985                                                  1337                                                 remote-endpoint =
1986                                                  1338                                                   <&etm5_out>;
1987                                         };       1339                                         };
1988                                 };               1340                                 };
1989                                                  1341 
1990                                 port@6 {         1342                                 port@6 {
1991                                         reg =    1343                                         reg = <6>;
1992                                         apss_    1344                                         apss_funnel_in6: endpoint {
1993                                                  1345                                                 remote-endpoint =
1994                                                  1346                                                   <&etm6_out>;
1995                                         };       1347                                         };
1996                                 };               1348                                 };
1997                                                  1349 
1998                                 port@7 {         1350                                 port@7 {
1999                                         reg =    1351                                         reg = <7>;
2000                                         apss_    1352                                         apss_funnel_in7: endpoint {
2001                                                  1353                                                 remote-endpoint =
2002                                                  1354                                                   <&etm7_out>;
2003                                         };       1355                                         };
2004                                 };               1356                                 };
2005                         };                       1357                         };
2006                 };                               1358                 };
2007                                                  1359 
2008                 funnel5: funnel@7b70000 {        1360                 funnel5: funnel@7b70000 {
2009                         compatible = "arm,cor    1361                         compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
2010                         reg = <0x07b70000 0x1    1362                         reg = <0x07b70000 0x1000>;
2011                         status = "disabled";     1363                         status = "disabled";
2012                                                  1364 
2013                         clocks = <&rpmcc RPM_    1365                         clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
2014                         clock-names = "apb_pc    1366                         clock-names = "apb_pclk", "atclk";
2015                                                  1367 
2016                         out-ports {              1368                         out-ports {
2017                                 port {           1369                                 port {
2018                                         apss_    1370                                         apss_merge_funnel_out: endpoint {
2019                                                  1371                                                 remote-endpoint =
2020                                                  1372                                                   <&funnel1_in6>;
2021                                         };       1373                                         };
2022                                 };               1374                                 };
2023                         };                       1375                         };
2024                                                  1376 
2025                         in-ports {               1377                         in-ports {
2026                                 port {           1378                                 port {
2027                                         apss_    1379                                         apss_merge_funnel_in: endpoint {
2028                                                  1380                                                 remote-endpoint =
2029                                                  1381                                                   <&apss_funnel_out>;
2030                                         };       1382                                         };
2031                                 };               1383                                 };
2032                         };                       1384                         };
2033                 };                               1385                 };
2034                                                  1386 
2035                 etm5: etm@7c40000 {              1387                 etm5: etm@7c40000 {
2036                         compatible = "arm,cor    1388                         compatible = "arm,coresight-etm4x", "arm,primecell";
2037                         reg = <0x07c40000 0x1    1389                         reg = <0x07c40000 0x1000>;
2038                         status = "disabled";     1390                         status = "disabled";
2039                                                  1391 
2040                         clocks = <&rpmcc RPM_    1392                         clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
2041                         clock-names = "apb_pc    1393                         clock-names = "apb_pclk", "atclk";
2042                                                  1394 
2043                         cpu = <&CPU4>;           1395                         cpu = <&CPU4>;
2044                                                  1396 
2045                         out-ports {           !! 1397                         port{
2046                                 port {        !! 1398                                 etm4_out: endpoint {
2047                                         etm4_ !! 1399                                         remote-endpoint = <&apss_funnel_in4>;
2048                                               << 
2049                                         };    << 
2050                                 };               1400                                 };
2051                         };                       1401                         };
2052                 };                               1402                 };
2053                                                  1403 
2054                 etm6: etm@7d40000 {              1404                 etm6: etm@7d40000 {
2055                         compatible = "arm,cor    1405                         compatible = "arm,coresight-etm4x", "arm,primecell";
2056                         reg = <0x07d40000 0x1    1406                         reg = <0x07d40000 0x1000>;
2057                         status = "disabled";     1407                         status = "disabled";
2058                                                  1408 
2059                         clocks = <&rpmcc RPM_    1409                         clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
2060                         clock-names = "apb_pc    1410                         clock-names = "apb_pclk", "atclk";
2061                                                  1411 
2062                         cpu = <&CPU5>;           1412                         cpu = <&CPU5>;
2063                                                  1413 
2064                         out-ports {           !! 1414                         port{
2065                                 port {        !! 1415                                 etm5_out: endpoint {
2066                                         etm5_ !! 1416                                         remote-endpoint = <&apss_funnel_in5>;
2067                                               << 
2068                                         };    << 
2069                                 };               1417                                 };
2070                         };                       1418                         };
2071                 };                               1419                 };
2072                                                  1420 
2073                 etm7: etm@7e40000 {              1421                 etm7: etm@7e40000 {
2074                         compatible = "arm,cor    1422                         compatible = "arm,coresight-etm4x", "arm,primecell";
2075                         reg = <0x07e40000 0x1    1423                         reg = <0x07e40000 0x1000>;
2076                         status = "disabled";     1424                         status = "disabled";
2077                                                  1425 
2078                         clocks = <&rpmcc RPM_    1426                         clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
2079                         clock-names = "apb_pc    1427                         clock-names = "apb_pclk", "atclk";
2080                                                  1428 
2081                         cpu = <&CPU6>;           1429                         cpu = <&CPU6>;
2082                                                  1430 
2083                         out-ports {           !! 1431                         port{
2084                                 port {        !! 1432                                 etm6_out: endpoint {
2085                                         etm6_ !! 1433                                         remote-endpoint = <&apss_funnel_in6>;
2086                                               << 
2087                                         };    << 
2088                                 };               1434                                 };
2089                         };                       1435                         };
2090                 };                               1436                 };
2091                                                  1437 
2092                 etm8: etm@7f40000 {              1438                 etm8: etm@7f40000 {
2093                         compatible = "arm,cor    1439                         compatible = "arm,coresight-etm4x", "arm,primecell";
2094                         reg = <0x07f40000 0x1    1440                         reg = <0x07f40000 0x1000>;
2095                         status = "disabled";     1441                         status = "disabled";
2096                                                  1442 
2097                         clocks = <&rpmcc RPM_    1443                         clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
2098                         clock-names = "apb_pc    1444                         clock-names = "apb_pclk", "atclk";
2099                                                  1445 
2100                         cpu = <&CPU7>;           1446                         cpu = <&CPU7>;
2101                                                  1447 
2102                         out-ports {           !! 1448                         port{
2103                                 port {        !! 1449                                 etm7_out: endpoint {
2104                                         etm7_ !! 1450                                         remote-endpoint = <&apss_funnel_in7>;
2105                                               << 
2106                                         };    << 
2107                                 };               1451                                 };
2108                         };                       1452                         };
2109                 };                               1453                 };
2110                                                  1454 
2111                 sram@290000 {                 << 
2112                         compatible = "qcom,rp << 
2113                         reg = <0x00290000 0x1 << 
2114                 };                            << 
2115                                               << 
2116                 spmi_bus: spmi@800f000 {         1455                 spmi_bus: spmi@800f000 {
2117                         compatible = "qcom,sp    1456                         compatible = "qcom,spmi-pmic-arb";
2118                         reg = <0x0800f000 0x1 !! 1457                         reg =   <0x0800f000 0x1000>,
2119                               <0x08400000 0x1 !! 1458                                 <0x08400000 0x1000000>,
2120                               <0x09400000 0x1 !! 1459                                 <0x09400000 0x1000000>,
2121                               <0x0a400000 0x2 !! 1460                                 <0x0a400000 0x220000>,
2122                               <0x0800a000 0x3 !! 1461                                 <0x0800a000 0x3000>;
2123                         reg-names = "core", "    1462                         reg-names = "core", "chnls", "obsrvr", "intr", "cnfg";
2124                         interrupt-names = "pe    1463                         interrupt-names = "periph_irq";
2125                         interrupts = <GIC_SPI    1464                         interrupts = <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>;
2126                         qcom,ee = <0>;           1465                         qcom,ee = <0>;
2127                         qcom,channel = <0>;      1466                         qcom,channel = <0>;
2128                         #address-cells = <2>;    1467                         #address-cells = <2>;
2129                         #size-cells = <0>;       1468                         #size-cells = <0>;
2130                         interrupt-controller;    1469                         interrupt-controller;
2131                         #interrupt-cells = <4    1470                         #interrupt-cells = <4>;
                                                   >> 1471                         cell-index = <0>;
2132                 };                               1472                 };
2133                                                  1473 
2134                 usb3: usb@a8f8800 {              1474                 usb3: usb@a8f8800 {
2135                         compatible = "qcom,ms    1475                         compatible = "qcom,msm8998-dwc3", "qcom,dwc3";
2136                         reg = <0x0a8f8800 0x4    1476                         reg = <0x0a8f8800 0x400>;
2137                         status = "disabled";     1477                         status = "disabled";
2138                         #address-cells = <1>;    1478                         #address-cells = <1>;
2139                         #size-cells = <1>;       1479                         #size-cells = <1>;
2140                         ranges;                  1480                         ranges;
2141                                                  1481 
2142                         clocks = <&gcc GCC_CF    1482                         clocks = <&gcc GCC_CFG_NOC_USB3_AXI_CLK>,
2143                                  <&gcc GCC_US    1483                                  <&gcc GCC_USB30_MASTER_CLK>,
2144                                  <&gcc GCC_AG    1484                                  <&gcc GCC_AGGRE1_USB3_AXI_CLK>,
2145                                  <&gcc GCC_US !! 1485                                  <&gcc GCC_USB30_MOCK_UTMI_CLK>,
2146                                  <&gcc GCC_US !! 1486                                  <&gcc GCC_USB30_SLEEP_CLK>;
2147                         clock-names = "cfg_no !! 1487                         clock-names = "cfg_noc", "core", "iface", "mock_utmi",
2148                                       "core", !! 1488                                       "sleep";
2149                                       "iface" << 
2150                                       "sleep" << 
2151                                       "mock_u << 
2152                                                  1489 
2153                         assigned-clocks = <&g    1490                         assigned-clocks = <&gcc GCC_USB30_MOCK_UTMI_CLK>,
2154                                           <&g    1491                                           <&gcc GCC_USB30_MASTER_CLK>;
2155                         assigned-clock-rates     1492                         assigned-clock-rates = <19200000>, <120000000>;
2156                                                  1493 
2157                         interrupts = <GIC_SPI !! 1494                         interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>,
2158                                      <GIC_SPI << 
2159                                      <GIC_SPI    1495                                      <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>;
2160                         interrupt-names = "pw !! 1496                         interrupt-names = "hs_phy_irq", "ss_phy_irq";
2161                                           "qu << 
2162                                           "ss << 
2163                                                  1497 
2164                         power-domains = <&gcc    1498                         power-domains = <&gcc USB_30_GDSC>;
2165                                                  1499 
2166                         resets = <&gcc GCC_US    1500                         resets = <&gcc GCC_USB_30_BCR>;
2167                                                  1501 
2168                         usb3_dwc3: usb@a80000 !! 1502                         usb3_dwc3: dwc3@a800000 {
2169                                 compatible =     1503                                 compatible = "snps,dwc3";
2170                                 reg = <0x0a80    1504                                 reg = <0x0a800000 0xcd00>;
2171                                 interrupts =     1505                                 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
2172                                 snps,dis_u2_s    1506                                 snps,dis_u2_susphy_quirk;
2173                                 snps,dis_enbl    1507                                 snps,dis_enblslpm_quirk;
2174                                 snps,parkmode !! 1508                                 phys = <&qusb2phy>, <&usb1_ssphy>;
2175                                 phys = <&qusb << 
2176                                 phy-names = "    1509                                 phy-names = "usb2-phy", "usb3-phy";
2177                                 snps,has-lpm-    1510                                 snps,has-lpm-erratum;
2178                                 snps,hird-thr    1511                                 snps,hird-threshold = /bits/ 8 <0x10>;
2179                         };                       1512                         };
2180                 };                               1513                 };
2181                                                  1514 
2182                 usb3phy: phy@c010000 {           1515                 usb3phy: phy@c010000 {
2183                         compatible = "qcom,ms    1516                         compatible = "qcom,msm8998-qmp-usb3-phy";
2184                         reg = <0x0c010000 0x1 !! 1517                         reg = <0x0c010000 0x18c>;
                                                   >> 1518                         status = "disabled";
                                                   >> 1519                         #clock-cells = <1>;
                                                   >> 1520                         #address-cells = <1>;
                                                   >> 1521                         #size-cells = <1>;
                                                   >> 1522                         ranges;
2185                                                  1523 
2186                         clocks = <&gcc GCC_US    1524                         clocks = <&gcc GCC_USB3_PHY_AUX_CLK>,
2187                                  <&gcc GCC_US << 
2188                                  <&gcc GCC_US    1525                                  <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
2189                                  <&gcc GCC_US !! 1526                                  <&gcc GCC_USB3_CLKREF_CLK>;
2190                         clock-names = "aux",  !! 1527                         clock-names = "aux", "cfg_ahb", "ref";
2191                                       "ref",  << 
2192                                       "cfg_ah << 
2193                                       "pipe"; << 
2194                         clock-output-names =  << 
2195                         #clock-cells = <0>;   << 
2196                         #phy-cells = <0>;     << 
2197                                                  1528 
2198                         resets = <&gcc GCC_US    1529                         resets = <&gcc GCC_USB3_PHY_BCR>,
2199                                  <&gcc GCC_US    1530                                  <&gcc GCC_USB3PHY_PHY_BCR>;
2200                         reset-names = "phy",  !! 1531                         reset-names = "phy", "common";
2201                                       "phy_ph << 
2202                                               << 
2203                         qcom,tcsr-reg = <&tcs << 
2204                                                  1532 
2205                         status = "disabled";  !! 1533                         usb1_ssphy: lane@c010200 {
                                                   >> 1534                                 reg = <0xc010200 0x128>,
                                                   >> 1535                                       <0xc010400 0x200>,
                                                   >> 1536                                       <0xc010c00 0x20c>,
                                                   >> 1537                                       <0xc010600 0x128>,
                                                   >> 1538                                       <0xc010800 0x200>;
                                                   >> 1539                                 #phy-cells = <0>;
                                                   >> 1540                                 clocks = <&gcc GCC_USB3_PHY_PIPE_CLK>;
                                                   >> 1541                                 clock-names = "pipe0";
                                                   >> 1542                                 clock-output-names = "usb3_phy_pipe_clk_src";
                                                   >> 1543                         };
2206                 };                               1544                 };
2207                                                  1545 
2208                 qusb2phy: phy@c012000 {          1546                 qusb2phy: phy@c012000 {
2209                         compatible = "qcom,ms    1547                         compatible = "qcom,msm8998-qusb2-phy";
2210                         reg = <0x0c012000 0x2    1548                         reg = <0x0c012000 0x2a8>;
2211                         status = "disabled";     1549                         status = "disabled";
2212                         #phy-cells = <0>;        1550                         #phy-cells = <0>;
2213                                                  1551 
2214                         clocks = <&gcc GCC_US    1552                         clocks = <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
2215                                  <&gcc GCC_RX    1553                                  <&gcc GCC_RX1_USB2_CLKREF_CLK>;
2216                         clock-names = "cfg_ah    1554                         clock-names = "cfg_ahb", "ref";
2217                                                  1555 
2218                         resets = <&gcc GCC_QU    1556                         resets = <&gcc GCC_QUSB2PHY_PRIM_BCR>;
2219                                                  1557 
2220                         nvmem-cells = <&qusb2    1558                         nvmem-cells = <&qusb2_hstx_trim>;
2221                 };                               1559                 };
2222                                                  1560 
2223                 sdhc2: mmc@c0a4900 {          !! 1561                 sdhc2: sdhci@c0a4900 {
2224                         compatible = "qcom,ms !! 1562                         compatible = "qcom,sdhci-msm-v4";
2225                         reg = <0x0c0a4900 0x3    1563                         reg = <0x0c0a4900 0x314>, <0x0c0a4000 0x800>;
2226                         reg-names = "hc", "co !! 1564                         reg-names = "hc_mem", "core_mem";
2227                                                  1565 
2228                         interrupts = <GIC_SPI    1566                         interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
2229                                      <GIC_SPI    1567                                      <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
2230                         interrupt-names = "hc    1568                         interrupt-names = "hc_irq", "pwr_irq";
2231                                                  1569 
2232                         clock-names = "iface"    1570                         clock-names = "iface", "core", "xo";
2233                         clocks = <&gcc GCC_SD    1571                         clocks = <&gcc GCC_SDCC2_AHB_CLK>,
2234                                  <&gcc GCC_SD    1572                                  <&gcc GCC_SDCC2_APPS_CLK>,
2235                                  <&rpmcc RPM_ !! 1573                                  <&xo>;
2236                         bus-width = <4>;         1574                         bus-width = <4>;
2237                         status = "disabled";     1575                         status = "disabled";
2238                 };                               1576                 };
2239                                                  1577 
2240                 blsp1_dma: dma-controller@c14 !! 1578                 blsp1_dma: dma@c144000 {
2241                         compatible = "qcom,ba    1579                         compatible = "qcom,bam-v1.7.0";
2242                         reg = <0x0c144000 0x2    1580                         reg = <0x0c144000 0x25000>;
2243                         interrupts = <GIC_SPI    1581                         interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>;
2244                         clocks = <&gcc GCC_BL    1582                         clocks = <&gcc GCC_BLSP1_AHB_CLK>;
2245                         clock-names = "bam_cl    1583                         clock-names = "bam_clk";
2246                         #dma-cells = <1>;        1584                         #dma-cells = <1>;
2247                         qcom,ee = <0>;           1585                         qcom,ee = <0>;
2248                         qcom,controlled-remot    1586                         qcom,controlled-remotely;
2249                         num-channels = <18>;     1587                         num-channels = <18>;
2250                         qcom,num-ees = <4>;      1588                         qcom,num-ees = <4>;
2251                 };                               1589                 };
2252                                                  1590 
2253                 blsp1_uart3: serial@c171000 {    1591                 blsp1_uart3: serial@c171000 {
2254                         compatible = "qcom,ms    1592                         compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
2255                         reg = <0x0c171000 0x1    1593                         reg = <0x0c171000 0x1000>;
2256                         interrupts = <GIC_SPI    1594                         interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
2257                         clocks = <&gcc GCC_BL    1595                         clocks = <&gcc GCC_BLSP1_UART3_APPS_CLK>,
2258                                  <&gcc GCC_BL    1596                                  <&gcc GCC_BLSP1_AHB_CLK>;
2259                         clock-names = "core",    1597                         clock-names = "core", "iface";
2260                         dmas = <&blsp1_dma 4>    1598                         dmas = <&blsp1_dma 4>, <&blsp1_dma 5>;
2261                         dma-names = "tx", "rx    1599                         dma-names = "tx", "rx";
2262                         pinctrl-names = "defa    1600                         pinctrl-names = "default";
2263                         pinctrl-0 = <&blsp1_u    1601                         pinctrl-0 = <&blsp1_uart3_on>;
2264                         status = "disabled";     1602                         status = "disabled";
2265                 };                               1603                 };
2266                                                  1604 
2267                 blsp1_i2c1: i2c@c175000 {        1605                 blsp1_i2c1: i2c@c175000 {
2268                         compatible = "qcom,i2    1606                         compatible = "qcom,i2c-qup-v2.2.1";
2269                         reg = <0x0c175000 0x6    1607                         reg = <0x0c175000 0x600>;
2270                         interrupts = <GIC_SPI    1608                         interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
2271                                                  1609 
2272                         clocks = <&gcc GCC_BL    1610                         clocks = <&gcc GCC_BLSP1_QUP1_I2C_APPS_CLK>,
2273                                  <&gcc GCC_BL    1611                                  <&gcc GCC_BLSP1_AHB_CLK>;
2274                         clock-names = "core",    1612                         clock-names = "core", "iface";
2275                         dmas = <&blsp1_dma 6> << 
2276                         dma-names = "tx", "rx << 
2277                         pinctrl-names = "defa << 
2278                         pinctrl-0 = <&blsp1_i << 
2279                         pinctrl-1 = <&blsp1_i << 
2280                         clock-frequency = <40    1613                         clock-frequency = <400000>;
2281                                                  1614 
2282                         status = "disabled";     1615                         status = "disabled";
2283                         #address-cells = <1>;    1616                         #address-cells = <1>;
2284                         #size-cells = <0>;       1617                         #size-cells = <0>;
2285                 };                               1618                 };
2286                                                  1619 
2287                 blsp1_i2c2: i2c@c176000 {        1620                 blsp1_i2c2: i2c@c176000 {
2288                         compatible = "qcom,i2    1621                         compatible = "qcom,i2c-qup-v2.2.1";
2289                         reg = <0x0c176000 0x6    1622                         reg = <0x0c176000 0x600>;
2290                         interrupts = <GIC_SPI    1623                         interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
2291                                                  1624 
2292                         clocks = <&gcc GCC_BL    1625                         clocks = <&gcc GCC_BLSP1_QUP2_I2C_APPS_CLK>,
2293                                  <&gcc GCC_BL    1626                                  <&gcc GCC_BLSP1_AHB_CLK>;
2294                         clock-names = "core",    1627                         clock-names = "core", "iface";
2295                         dmas = <&blsp1_dma 8> << 
2296                         dma-names = "tx", "rx << 
2297                         pinctrl-names = "defa << 
2298                         pinctrl-0 = <&blsp1_i << 
2299                         pinctrl-1 = <&blsp1_i << 
2300                         clock-frequency = <40    1628                         clock-frequency = <400000>;
2301                                                  1629 
2302                         status = "disabled";     1630                         status = "disabled";
2303                         #address-cells = <1>;    1631                         #address-cells = <1>;
2304                         #size-cells = <0>;       1632                         #size-cells = <0>;
2305                 };                               1633                 };
2306                                                  1634 
2307                 blsp1_i2c3: i2c@c177000 {        1635                 blsp1_i2c3: i2c@c177000 {
2308                         compatible = "qcom,i2    1636                         compatible = "qcom,i2c-qup-v2.2.1";
2309                         reg = <0x0c177000 0x6    1637                         reg = <0x0c177000 0x600>;
2310                         interrupts = <GIC_SPI    1638                         interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
2311                                                  1639 
2312                         clocks = <&gcc GCC_BL    1640                         clocks = <&gcc GCC_BLSP1_QUP3_I2C_APPS_CLK>,
2313                                  <&gcc GCC_BL    1641                                  <&gcc GCC_BLSP1_AHB_CLK>;
2314                         clock-names = "core",    1642                         clock-names = "core", "iface";
2315                         dmas = <&blsp1_dma 10 << 
2316                         dma-names = "tx", "rx << 
2317                         pinctrl-names = "defa << 
2318                         pinctrl-0 = <&blsp1_i << 
2319                         pinctrl-1 = <&blsp1_i << 
2320                         clock-frequency = <40    1643                         clock-frequency = <400000>;
2321                                                  1644 
2322                         status = "disabled";     1645                         status = "disabled";
2323                         #address-cells = <1>;    1646                         #address-cells = <1>;
2324                         #size-cells = <0>;       1647                         #size-cells = <0>;
2325                 };                               1648                 };
2326                                                  1649 
2327                 blsp1_i2c4: i2c@c178000 {        1650                 blsp1_i2c4: i2c@c178000 {
2328                         compatible = "qcom,i2    1651                         compatible = "qcom,i2c-qup-v2.2.1";
2329                         reg = <0x0c178000 0x6    1652                         reg = <0x0c178000 0x600>;
2330                         interrupts = <GIC_SPI    1653                         interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
2331                                                  1654 
2332                         clocks = <&gcc GCC_BL    1655                         clocks = <&gcc GCC_BLSP1_QUP4_I2C_APPS_CLK>,
2333                                  <&gcc GCC_BL    1656                                  <&gcc GCC_BLSP1_AHB_CLK>;
2334                         clock-names = "core",    1657                         clock-names = "core", "iface";
2335                         dmas = <&blsp1_dma 12 << 
2336                         dma-names = "tx", "rx << 
2337                         pinctrl-names = "defa << 
2338                         pinctrl-0 = <&blsp1_i << 
2339                         pinctrl-1 = <&blsp1_i << 
2340                         clock-frequency = <40    1658                         clock-frequency = <400000>;
2341                                                  1659 
2342                         status = "disabled";     1660                         status = "disabled";
2343                         #address-cells = <1>;    1661                         #address-cells = <1>;
2344                         #size-cells = <0>;       1662                         #size-cells = <0>;
2345                 };                               1663                 };
2346                                                  1664 
2347                 blsp1_i2c5: i2c@c179000 {        1665                 blsp1_i2c5: i2c@c179000 {
2348                         compatible = "qcom,i2    1666                         compatible = "qcom,i2c-qup-v2.2.1";
2349                         reg = <0x0c179000 0x6    1667                         reg = <0x0c179000 0x600>;
2350                         interrupts = <GIC_SPI    1668                         interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
2351                                                  1669 
2352                         clocks = <&gcc GCC_BL    1670                         clocks = <&gcc GCC_BLSP1_QUP5_I2C_APPS_CLK>,
2353                                  <&gcc GCC_BL    1671                                  <&gcc GCC_BLSP1_AHB_CLK>;
2354                         clock-names = "core",    1672                         clock-names = "core", "iface";
2355                         dmas = <&blsp1_dma 14 << 
2356                         dma-names = "tx", "rx << 
2357                         pinctrl-names = "defa << 
2358                         pinctrl-0 = <&blsp1_i << 
2359                         pinctrl-1 = <&blsp1_i << 
2360                         clock-frequency = <40    1673                         clock-frequency = <400000>;
2361                                                  1674 
2362                         status = "disabled";     1675                         status = "disabled";
2363                         #address-cells = <1>;    1676                         #address-cells = <1>;
2364                         #size-cells = <0>;       1677                         #size-cells = <0>;
2365                 };                               1678                 };
2366                                                  1679 
2367                 blsp1_i2c6: i2c@c17a000 {        1680                 blsp1_i2c6: i2c@c17a000 {
2368                         compatible = "qcom,i2    1681                         compatible = "qcom,i2c-qup-v2.2.1";
2369                         reg = <0x0c17a000 0x6    1682                         reg = <0x0c17a000 0x600>;
2370                         interrupts = <GIC_SPI    1683                         interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
2371                                                  1684 
2372                         clocks = <&gcc GCC_BL    1685                         clocks = <&gcc GCC_BLSP1_QUP6_I2C_APPS_CLK>,
2373                                  <&gcc GCC_BL    1686                                  <&gcc GCC_BLSP1_AHB_CLK>;
2374                         clock-names = "core",    1687                         clock-names = "core", "iface";
2375                         dmas = <&blsp1_dma 16 << 
2376                         dma-names = "tx", "rx << 
2377                         pinctrl-names = "defa << 
2378                         pinctrl-0 = <&blsp1_i << 
2379                         pinctrl-1 = <&blsp1_i << 
2380                         clock-frequency = <40    1688                         clock-frequency = <400000>;
2381                                                  1689 
2382                         status = "disabled";     1690                         status = "disabled";
2383                         #address-cells = <1>;    1691                         #address-cells = <1>;
2384                         #size-cells = <0>;       1692                         #size-cells = <0>;
2385                 };                               1693                 };
2386                                                  1694 
2387                 blsp1_spi1: spi@c175000 {     << 
2388                         compatible = "qcom,sp << 
2389                         reg = <0x0c175000 0x6 << 
2390                         interrupts = <GIC_SPI << 
2391                                               << 
2392                         clocks = <&gcc GCC_BL << 
2393                                  <&gcc GCC_BL << 
2394                         clock-names = "core", << 
2395                         dmas = <&blsp1_dma 6> << 
2396                         dma-names = "tx", "rx << 
2397                         pinctrl-names = "defa << 
2398                         pinctrl-0 = <&blsp1_s << 
2399                                               << 
2400                         status = "disabled";  << 
2401                         #address-cells = <1>; << 
2402                         #size-cells = <0>;    << 
2403                 };                            << 
2404                                               << 
2405                 blsp1_spi2: spi@c176000 {     << 
2406                         compatible = "qcom,sp << 
2407                         reg = <0x0c176000 0x6 << 
2408                         interrupts = <GIC_SPI << 
2409                                               << 
2410                         clocks = <&gcc GCC_BL << 
2411                                  <&gcc GCC_BL << 
2412                         clock-names = "core", << 
2413                         dmas = <&blsp1_dma 8> << 
2414                         dma-names = "tx", "rx << 
2415                         pinctrl-names = "defa << 
2416                         pinctrl-0 = <&blsp1_s << 
2417                                               << 
2418                         status = "disabled";  << 
2419                         #address-cells = <1>; << 
2420                         #size-cells = <0>;    << 
2421                 };                            << 
2422                                               << 
2423                 blsp1_spi3: spi@c177000 {     << 
2424                         compatible = "qcom,sp << 
2425                         reg = <0x0c177000 0x6 << 
2426                         interrupts = <GIC_SPI << 
2427                                               << 
2428                         clocks = <&gcc GCC_BL << 
2429                                  <&gcc GCC_BL << 
2430                         clock-names = "core", << 
2431                         dmas = <&blsp1_dma 10 << 
2432                         dma-names = "tx", "rx << 
2433                         pinctrl-names = "defa << 
2434                         pinctrl-0 = <&blsp1_s << 
2435                                               << 
2436                         status = "disabled";  << 
2437                         #address-cells = <1>; << 
2438                         #size-cells = <0>;    << 
2439                 };                            << 
2440                                               << 
2441                 blsp1_spi4: spi@c178000 {     << 
2442                         compatible = "qcom,sp << 
2443                         reg = <0x0c178000 0x6 << 
2444                         interrupts = <GIC_SPI << 
2445                                               << 
2446                         clocks = <&gcc GCC_BL << 
2447                                  <&gcc GCC_BL << 
2448                         clock-names = "core", << 
2449                         dmas = <&blsp1_dma 12 << 
2450                         dma-names = "tx", "rx << 
2451                         pinctrl-names = "defa << 
2452                         pinctrl-0 = <&blsp1_s << 
2453                                               << 
2454                         status = "disabled";  << 
2455                         #address-cells = <1>; << 
2456                         #size-cells = <0>;    << 
2457                 };                            << 
2458                                               << 
2459                 blsp1_spi5: spi@c179000 {     << 
2460                         compatible = "qcom,sp << 
2461                         reg = <0x0c179000 0x6 << 
2462                         interrupts = <GIC_SPI << 
2463                                               << 
2464                         clocks = <&gcc GCC_BL << 
2465                                  <&gcc GCC_BL << 
2466                         clock-names = "core", << 
2467                         dmas = <&blsp1_dma 14 << 
2468                         dma-names = "tx", "rx << 
2469                         pinctrl-names = "defa << 
2470                         pinctrl-0 = <&blsp1_s << 
2471                                               << 
2472                         status = "disabled";  << 
2473                         #address-cells = <1>; << 
2474                         #size-cells = <0>;    << 
2475                 };                            << 
2476                                               << 
2477                 blsp1_spi6: spi@c17a000 {     << 
2478                         compatible = "qcom,sp << 
2479                         reg = <0x0c17a000 0x6 << 
2480                         interrupts = <GIC_SPI << 
2481                                               << 
2482                         clocks = <&gcc GCC_BL << 
2483                                  <&gcc GCC_BL << 
2484                         clock-names = "core", << 
2485                         dmas = <&blsp1_dma 16 << 
2486                         dma-names = "tx", "rx << 
2487                         pinctrl-names = "defa << 
2488                         pinctrl-0 = <&blsp1_s << 
2489                                               << 
2490                         status = "disabled";  << 
2491                         #address-cells = <1>; << 
2492                         #size-cells = <0>;    << 
2493                 };                            << 
2494                                               << 
2495                 blsp2_dma: dma-controller@c18 << 
2496                         compatible = "qcom,ba << 
2497                         reg = <0x0c184000 0x2 << 
2498                         interrupts = <GIC_SPI << 
2499                         clocks = <&gcc GCC_BL << 
2500                         clock-names = "bam_cl << 
2501                         #dma-cells = <1>;     << 
2502                         qcom,ee = <0>;        << 
2503                         qcom,controlled-remot << 
2504                         num-channels = <18>;  << 
2505                         qcom,num-ees = <4>;   << 
2506                 };                            << 
2507                                               << 
2508                 blsp2_uart1: serial@c1b0000 {    1695                 blsp2_uart1: serial@c1b0000 {
2509                         compatible = "qcom,ms    1696                         compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
2510                         reg = <0x0c1b0000 0x1    1697                         reg = <0x0c1b0000 0x1000>;
2511                         interrupts = <GIC_SPI    1698                         interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
2512                         clocks = <&gcc GCC_BL    1699                         clocks = <&gcc GCC_BLSP2_UART2_APPS_CLK>,
2513                                  <&gcc GCC_BL    1700                                  <&gcc GCC_BLSP2_AHB_CLK>;
2514                         clock-names = "core",    1701                         clock-names = "core", "iface";
2515                         status = "disabled";     1702                         status = "disabled";
2516                 };                               1703                 };
2517                                                  1704 
2518                 blsp2_i2c1: i2c@c1b5000 {     !! 1705                 blsp2_i2c0: i2c@c1b5000 {
2519                         compatible = "qcom,i2    1706                         compatible = "qcom,i2c-qup-v2.2.1";
2520                         reg = <0x0c1b5000 0x6    1707                         reg = <0x0c1b5000 0x600>;
2521                         interrupts = <GIC_SPI    1708                         interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
2522                                                  1709 
2523                         clocks = <&gcc GCC_BL    1710                         clocks = <&gcc GCC_BLSP2_QUP1_I2C_APPS_CLK>,
2524                                  <&gcc GCC_BL    1711                                  <&gcc GCC_BLSP2_AHB_CLK>;
2525                         clock-names = "core",    1712                         clock-names = "core", "iface";
2526                         dmas = <&blsp2_dma 6> << 
2527                         dma-names = "tx", "rx << 
2528                         pinctrl-names = "defa << 
2529                         pinctrl-0 = <&blsp2_i << 
2530                         pinctrl-1 = <&blsp2_i << 
2531                         clock-frequency = <40    1713                         clock-frequency = <400000>;
2532                                                  1714 
2533                         status = "disabled";     1715                         status = "disabled";
2534                         #address-cells = <1>;    1716                         #address-cells = <1>;
2535                         #size-cells = <0>;       1717                         #size-cells = <0>;
2536                 };                               1718                 };
2537                                                  1719 
2538                 blsp2_i2c2: i2c@c1b6000 {     !! 1720                 blsp2_i2c1: i2c@c1b6000 {
2539                         compatible = "qcom,i2    1721                         compatible = "qcom,i2c-qup-v2.2.1";
2540                         reg = <0x0c1b6000 0x6    1722                         reg = <0x0c1b6000 0x600>;
2541                         interrupts = <GIC_SPI    1723                         interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
2542                                                  1724 
2543                         clocks = <&gcc GCC_BL    1725                         clocks = <&gcc GCC_BLSP2_QUP2_I2C_APPS_CLK>,
2544                                  <&gcc GCC_BL    1726                                  <&gcc GCC_BLSP2_AHB_CLK>;
2545                         clock-names = "core",    1727                         clock-names = "core", "iface";
2546                         dmas = <&blsp2_dma 8> << 
2547                         dma-names = "tx", "rx << 
2548                         pinctrl-names = "defa << 
2549                         pinctrl-0 = <&blsp2_i << 
2550                         pinctrl-1 = <&blsp2_i << 
2551                         clock-frequency = <40    1728                         clock-frequency = <400000>;
2552                                                  1729 
2553                         status = "disabled";     1730                         status = "disabled";
2554                         #address-cells = <1>;    1731                         #address-cells = <1>;
2555                         #size-cells = <0>;       1732                         #size-cells = <0>;
2556                 };                               1733                 };
2557                                                  1734 
2558                 blsp2_i2c3: i2c@c1b7000 {     !! 1735                 blsp2_i2c2: i2c@c1b7000 {
2559                         compatible = "qcom,i2    1736                         compatible = "qcom,i2c-qup-v2.2.1";
2560                         reg = <0x0c1b7000 0x6    1737                         reg = <0x0c1b7000 0x600>;
2561                         interrupts = <GIC_SPI    1738                         interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
2562                                                  1739 
2563                         clocks = <&gcc GCC_BL    1740                         clocks = <&gcc GCC_BLSP2_QUP3_I2C_APPS_CLK>,
2564                                  <&gcc GCC_BL    1741                                  <&gcc GCC_BLSP2_AHB_CLK>;
2565                         clock-names = "core",    1742                         clock-names = "core", "iface";
2566                         dmas = <&blsp2_dma 10 << 
2567                         dma-names = "tx", "rx << 
2568                         pinctrl-names = "defa << 
2569                         pinctrl-0 = <&blsp2_i << 
2570                         pinctrl-1 = <&blsp2_i << 
2571                         clock-frequency = <40    1743                         clock-frequency = <400000>;
2572                                                  1744 
2573                         status = "disabled";     1745                         status = "disabled";
2574                         #address-cells = <1>;    1746                         #address-cells = <1>;
2575                         #size-cells = <0>;       1747                         #size-cells = <0>;
2576                 };                               1748                 };
2577                                                  1749 
2578                 blsp2_i2c4: i2c@c1b8000 {     !! 1750                 blsp2_i2c3: i2c@c1b8000 {
2579                         compatible = "qcom,i2    1751                         compatible = "qcom,i2c-qup-v2.2.1";
2580                         reg = <0x0c1b8000 0x6    1752                         reg = <0x0c1b8000 0x600>;
2581                         interrupts = <GIC_SPI    1753                         interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
2582                                                  1754 
2583                         clocks = <&gcc GCC_BL    1755                         clocks = <&gcc GCC_BLSP2_QUP4_I2C_APPS_CLK>,
2584                                  <&gcc GCC_BL    1756                                  <&gcc GCC_BLSP2_AHB_CLK>;
2585                         clock-names = "core",    1757                         clock-names = "core", "iface";
2586                         dmas = <&blsp2_dma 12 << 
2587                         dma-names = "tx", "rx << 
2588                         pinctrl-names = "defa << 
2589                         pinctrl-0 = <&blsp2_i << 
2590                         pinctrl-1 = <&blsp2_i << 
2591                         clock-frequency = <40    1758                         clock-frequency = <400000>;
2592                                                  1759 
2593                         status = "disabled";     1760                         status = "disabled";
2594                         #address-cells = <1>;    1761                         #address-cells = <1>;
2595                         #size-cells = <0>;       1762                         #size-cells = <0>;
2596                 };                               1763                 };
2597                                                  1764 
2598                 blsp2_i2c5: i2c@c1b9000 {     !! 1765                 blsp2_i2c4: i2c@c1b9000 {
2599                         compatible = "qcom,i2    1766                         compatible = "qcom,i2c-qup-v2.2.1";
2600                         reg = <0x0c1b9000 0x6    1767                         reg = <0x0c1b9000 0x600>;
2601                         interrupts = <GIC_SPI    1768                         interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
2602                                                  1769 
2603                         clocks = <&gcc GCC_BL    1770                         clocks = <&gcc GCC_BLSP2_QUP5_I2C_APPS_CLK>,
2604                                  <&gcc GCC_BL    1771                                  <&gcc GCC_BLSP2_AHB_CLK>;
2605                         clock-names = "core",    1772                         clock-names = "core", "iface";
2606                         dmas = <&blsp2_dma 14 << 
2607                         dma-names = "tx", "rx << 
2608                         pinctrl-names = "defa << 
2609                         pinctrl-0 = <&blsp2_i << 
2610                         pinctrl-1 = <&blsp2_i << 
2611                         clock-frequency = <40    1773                         clock-frequency = <400000>;
2612                                                  1774 
2613                         status = "disabled";     1775                         status = "disabled";
2614                         #address-cells = <1>;    1776                         #address-cells = <1>;
2615                         #size-cells = <0>;       1777                         #size-cells = <0>;
2616                 };                               1778                 };
2617                                                  1779 
2618                 blsp2_i2c6: i2c@c1ba000 {     !! 1780                 blsp2_i2c5: i2c@c1ba000 {
2619                         compatible = "qcom,i2    1781                         compatible = "qcom,i2c-qup-v2.2.1";
2620                         reg = <0x0c1ba000 0x6    1782                         reg = <0x0c1ba000 0x600>;
2621                         interrupts = <GIC_SPI    1783                         interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
2622                                                  1784 
2623                         clocks = <&gcc GCC_BL    1785                         clocks = <&gcc GCC_BLSP2_QUP6_I2C_APPS_CLK>,
2624                                  <&gcc GCC_BL    1786                                  <&gcc GCC_BLSP2_AHB_CLK>;
2625                         clock-names = "core",    1787                         clock-names = "core", "iface";
2626                         dmas = <&blsp2_dma 16 << 
2627                         dma-names = "tx", "rx << 
2628                         pinctrl-names = "defa << 
2629                         pinctrl-0 = <&blsp2_i << 
2630                         pinctrl-1 = <&blsp2_i << 
2631                         clock-frequency = <40    1788                         clock-frequency = <400000>;
2632                                                  1789 
2633                         status = "disabled";     1790                         status = "disabled";
2634                         #address-cells = <1>;    1791                         #address-cells = <1>;
2635                         #size-cells = <0>;       1792                         #size-cells = <0>;
2636                 };                               1793                 };
2637                                                  1794 
2638                 blsp2_spi1: spi@c1b5000 {     << 
2639                         compatible = "qcom,sp << 
2640                         reg = <0x0c1b5000 0x6 << 
2641                         interrupts = <GIC_SPI << 
2642                                               << 
2643                         clocks = <&gcc GCC_BL << 
2644                                  <&gcc GCC_BL << 
2645                         clock-names = "core", << 
2646                         dmas = <&blsp2_dma 6> << 
2647                         dma-names = "tx", "rx << 
2648                         pinctrl-names = "defa << 
2649                         pinctrl-0 = <&blsp2_s << 
2650                                               << 
2651                         status = "disabled";  << 
2652                         #address-cells = <1>; << 
2653                         #size-cells = <0>;    << 
2654                 };                            << 
2655                                               << 
2656                 blsp2_spi2: spi@c1b6000 {     << 
2657                         compatible = "qcom,sp << 
2658                         reg = <0x0c1b6000 0x6 << 
2659                         interrupts = <GIC_SPI << 
2660                                               << 
2661                         clocks = <&gcc GCC_BL << 
2662                                  <&gcc GCC_BL << 
2663                         clock-names = "core", << 
2664                         dmas = <&blsp2_dma 8> << 
2665                         dma-names = "tx", "rx << 
2666                         pinctrl-names = "defa << 
2667                         pinctrl-0 = <&blsp2_s << 
2668                                               << 
2669                         status = "disabled";  << 
2670                         #address-cells = <1>; << 
2671                         #size-cells = <0>;    << 
2672                 };                            << 
2673                                               << 
2674                 blsp2_spi3: spi@c1b7000 {     << 
2675                         compatible = "qcom,sp << 
2676                         reg = <0x0c1b7000 0x6 << 
2677                         interrupts = <GIC_SPI << 
2678                                               << 
2679                         clocks = <&gcc GCC_BL << 
2680                                  <&gcc GCC_BL << 
2681                         clock-names = "core", << 
2682                         dmas = <&blsp2_dma 10 << 
2683                         dma-names = "tx", "rx << 
2684                         pinctrl-names = "defa << 
2685                         pinctrl-0 = <&blsp2_s << 
2686                                               << 
2687                         status = "disabled";  << 
2688                         #address-cells = <1>; << 
2689                         #size-cells = <0>;    << 
2690                 };                            << 
2691                                               << 
2692                 blsp2_spi4: spi@c1b8000 {     << 
2693                         compatible = "qcom,sp << 
2694                         reg = <0x0c1b8000 0x6 << 
2695                         interrupts = <GIC_SPI << 
2696                                               << 
2697                         clocks = <&gcc GCC_BL << 
2698                                  <&gcc GCC_BL << 
2699                         clock-names = "core", << 
2700                         dmas = <&blsp2_dma 12 << 
2701                         dma-names = "tx", "rx << 
2702                         pinctrl-names = "defa << 
2703                         pinctrl-0 = <&blsp2_s << 
2704                                               << 
2705                         status = "disabled";  << 
2706                         #address-cells = <1>; << 
2707                         #size-cells = <0>;    << 
2708                 };                            << 
2709                                               << 
2710                 blsp2_spi5: spi@c1b9000 {     << 
2711                         compatible = "qcom,sp << 
2712                         reg = <0x0c1b9000 0x6 << 
2713                         interrupts = <GIC_SPI << 
2714                                               << 
2715                         clocks = <&gcc GCC_BL << 
2716                                  <&gcc GCC_BL << 
2717                         clock-names = "core", << 
2718                         dmas = <&blsp2_dma 14 << 
2719                         dma-names = "tx", "rx << 
2720                         pinctrl-names = "defa << 
2721                         pinctrl-0 = <&blsp2_s << 
2722                                               << 
2723                         status = "disabled";  << 
2724                         #address-cells = <1>; << 
2725                         #size-cells = <0>;    << 
2726                 };                            << 
2727                                               << 
2728                 blsp2_spi6: spi@c1ba000 {     << 
2729                         compatible = "qcom,sp << 
2730                         reg = <0x0c1ba000 0x6 << 
2731                         interrupts = <GIC_SPI << 
2732                                               << 
2733                         clocks = <&gcc GCC_BL << 
2734                                  <&gcc GCC_BL << 
2735                         clock-names = "core", << 
2736                         dmas = <&blsp2_dma 16 << 
2737                         dma-names = "tx", "rx << 
2738                         pinctrl-names = "defa << 
2739                         pinctrl-0 = <&blsp2_s << 
2740                                               << 
2741                         status = "disabled";  << 
2742                         #address-cells = <1>; << 
2743                         #size-cells = <0>;    << 
2744                 };                            << 
2745                                               << 
2746                 mmcc: clock-controller@c8c000 << 
2747                         compatible = "qcom,mm << 
2748                         #clock-cells = <1>;   << 
2749                         #reset-cells = <1>;   << 
2750                         #power-domain-cells = << 
2751                         reg = <0xc8c0000 0x40 << 
2752                                               << 
2753                         clock-names = "xo",   << 
2754                                       "gpll0" << 
2755                                       "dsi0ds << 
2756                                       "dsi0by << 
2757                                       "dsi1ds << 
2758                                       "dsi1by << 
2759                                       "hdmipl << 
2760                                       "dplink << 
2761                                       "dpvco" << 
2762                                       "gpll0_ << 
2763                         clocks = <&rpmcc RPM_ << 
2764                                  <&gcc GCC_MM << 
2765                                  <&mdss_dsi0_ << 
2766                                  <&mdss_dsi0_ << 
2767                                  <&mdss_dsi1_ << 
2768                                  <&mdss_dsi1_ << 
2769                                  <0>,         << 
2770                                  <0>,         << 
2771                                  <0>,         << 
2772                                  <&gcc GCC_MM << 
2773                 };                            << 
2774                                               << 
2775                 mdss: display-subsystem@c9000 << 
2776                         compatible = "qcom,ms << 
2777                         reg = <0x0c900000 0x1 << 
2778                         reg-names = "mdss";   << 
2779                                               << 
2780                         interrupts = <GIC_SPI << 
2781                         interrupt-controller; << 
2782                         #interrupt-cells = <1 << 
2783                                               << 
2784                         clocks = <&mmcc MDSS_ << 
2785                                  <&mmcc MDSS_ << 
2786                                  <&mmcc MDSS_ << 
2787                         clock-names = "iface" << 
2788                                       "bus",  << 
2789                                       "core"; << 
2790                                               << 
2791                         power-domains = <&mmc << 
2792                         iommus = <&mmss_smmu  << 
2793                                               << 
2794                         #address-cells = <1>; << 
2795                         #size-cells = <1>;    << 
2796                         ranges;               << 
2797                                               << 
2798                         status = "disabled";  << 
2799                                               << 
2800                         mdss_mdp: display-con << 
2801                                 compatible =  << 
2802                                 reg = <0x0c90 << 
2803                                       <0x0c9a << 
2804                                       <0x0c9b << 
2805                                       <0x0c9b << 
2806                                 reg-names = " << 
2807                                             " << 
2808                                             " << 
2809                                             " << 
2810                                               << 
2811                                 interrupt-par << 
2812                                 interrupts =  << 
2813                                               << 
2814                                 clocks = <&mm << 
2815                                          <&mm << 
2816                                          <&mm << 
2817                                          <&mm << 
2818                                          <&mm << 
2819                                 clock-names = << 
2820                                               << 
2821                                               << 
2822                                               << 
2823                                               << 
2824                                               << 
2825                                 assigned-cloc << 
2826                                 assigned-cloc << 
2827                                               << 
2828                                 operating-poi << 
2829                                 power-domains << 
2830                                               << 
2831                                 mdp_opp_table << 
2832                                         compa << 
2833                                               << 
2834                                         opp-1 << 
2835                                               << 
2836                                               << 
2837                                         };    << 
2838                                               << 
2839                                         opp-2 << 
2840                                               << 
2841                                               << 
2842                                         };    << 
2843                                               << 
2844                                         opp-3 << 
2845                                               << 
2846                                               << 
2847                                         };    << 
2848                                               << 
2849                                         opp-4 << 
2850                                               << 
2851                                               << 
2852                                         };    << 
2853                                 };            << 
2854                                               << 
2855                                 ports {       << 
2856                                         #addr << 
2857                                         #size << 
2858                                               << 
2859                                         port@ << 
2860                                               << 
2861                                               << 
2862                                               << 
2863                                               << 
2864                                               << 
2865                                         };    << 
2866                                               << 
2867                                         port@ << 
2868                                               << 
2869                                               << 
2870                                               << 
2871                                               << 
2872                                               << 
2873                                         };    << 
2874                                 };            << 
2875                         };                    << 
2876                                               << 
2877                         mdss_dsi0: dsi@c99400 << 
2878                                 compatible =  << 
2879                                 reg = <0x0c99 << 
2880                                 reg-names = " << 
2881                                               << 
2882                                 interrupt-par << 
2883                                 interrupts =  << 
2884                                               << 
2885                                 clocks = <&mm << 
2886                                          <&mm << 
2887                                          <&mm << 
2888                                          <&mm << 
2889                                          <&mm << 
2890                                          <&mm << 
2891                                 clock-names = << 
2892                                               << 
2893                                               << 
2894                                               << 
2895                                               << 
2896                                               << 
2897                                 assigned-cloc << 
2898                                               << 
2899                                 assigned-cloc << 
2900                                               << 
2901                                               << 
2902                                 operating-poi << 
2903                                 power-domains << 
2904                                               << 
2905                                 phys = <&mdss << 
2906                                 phy-names = " << 
2907                                               << 
2908                                 #address-cell << 
2909                                 #size-cells = << 
2910                                               << 
2911                                 status = "dis << 
2912                                               << 
2913                                 ports {       << 
2914                                         #addr << 
2915                                         #size << 
2916                                               << 
2917                                         port@ << 
2918                                               << 
2919                                               << 
2920                                               << 
2921                                               << 
2922                                               << 
2923                                         };    << 
2924                                               << 
2925                                         port@ << 
2926                                               << 
2927                                               << 
2928                                               << 
2929                                               << 
2930                                         };    << 
2931                                 };            << 
2932                         };                    << 
2933                                               << 
2934                         mdss_dsi0_phy: phy@c9 << 
2935                                 compatible =  << 
2936                                 reg = <0x0c99 << 
2937                                       <0x0c99 << 
2938                                       <0x0c99 << 
2939                                 reg-names = " << 
2940                                             " << 
2941                                             " << 
2942                                               << 
2943                                 clocks = <&mm << 
2944                                          <&rp << 
2945                                 clock-names = << 
2946                                               << 
2947                                 #clock-cells  << 
2948                                 #phy-cells =  << 
2949                                               << 
2950                                 status = "dis << 
2951                         };                    << 
2952                                               << 
2953                         mdss_dsi1: dsi@c99600 << 
2954                                 compatible =  << 
2955                                 reg = <0x0c99 << 
2956                                 reg-names = " << 
2957                                               << 
2958                                 interrupt-par << 
2959                                 interrupts =  << 
2960                                               << 
2961                                 clocks = <&mm << 
2962                                          <&mm << 
2963                                          <&mm << 
2964                                          <&mm << 
2965                                          <&mm << 
2966                                          <&mm << 
2967                                 clock-names = << 
2968                                               << 
2969                                               << 
2970                                               << 
2971                                               << 
2972                                               << 
2973                                 assigned-cloc << 
2974                                               << 
2975                                 assigned-cloc << 
2976                                               << 
2977                                               << 
2978                                 operating-poi << 
2979                                 power-domains << 
2980                                               << 
2981                                 phys = <&mdss << 
2982                                 phy-names = " << 
2983                                               << 
2984                                 #address-cell << 
2985                                 #size-cells = << 
2986                                               << 
2987                                 status = "dis << 
2988                                               << 
2989                                 ports {       << 
2990                                         #addr << 
2991                                         #size << 
2992                                               << 
2993                                         port@ << 
2994                                               << 
2995                                               << 
2996                                               << 
2997                                               << 
2998                                               << 
2999                                         };    << 
3000                                               << 
3001                                         port@ << 
3002                                               << 
3003                                               << 
3004                                               << 
3005                                               << 
3006                                         };    << 
3007                                 };            << 
3008                         };                    << 
3009                                               << 
3010                         mdss_dsi1_phy: phy@c9 << 
3011                                 compatible =  << 
3012                                 reg = <0x0c99 << 
3013                                       <0x0c99 << 
3014                                       <0x0c99 << 
3015                                 reg-names = " << 
3016                                             " << 
3017                                             " << 
3018                                               << 
3019                                 clocks = <&mm << 
3020                                          <&rp << 
3021                                 clock-names = << 
3022                                               << 
3023                                               << 
3024                                 #clock-cells  << 
3025                                 #phy-cells =  << 
3026                                               << 
3027                                 status = "dis << 
3028                         };                    << 
3029                 };                            << 
3030                                               << 
3031                 venus: video-codec@cc00000 {  << 
3032                         compatible = "qcom,ms << 
3033                         reg = <0x0cc00000 0xf << 
3034                         interrupts = <GIC_SPI << 
3035                         power-domains = <&mmc << 
3036                         clocks = <&mmcc VIDEO << 
3037                                  <&mmcc VIDEO << 
3038                                  <&mmcc VIDEO << 
3039                                  <&mmcc VIDEO << 
3040                         clock-names = "core", << 
3041                         iommus = <&mmss_smmu  << 
3042                                  <&mmss_smmu  << 
3043                                  <&mmss_smmu  << 
3044                                  <&mmss_smmu  << 
3045                                  <&mmss_smmu  << 
3046                                  <&mmss_smmu  << 
3047                                  <&mmss_smmu  << 
3048                                  <&mmss_smmu  << 
3049                                  <&mmss_smmu  << 
3050                                  <&mmss_smmu  << 
3051                                  <&mmss_smmu  << 
3052                                  <&mmss_smmu  << 
3053                                  <&mmss_smmu  << 
3054                                  <&mmss_smmu  << 
3055                                  <&mmss_smmu  << 
3056                                  <&mmss_smmu  << 
3057                                  <&mmss_smmu  << 
3058                                  <&mmss_smmu  << 
3059                                  <&mmss_smmu  << 
3060                                  <&mmss_smmu  << 
3061                         memory-region = <&ven << 
3062                         status = "disabled";  << 
3063                                               << 
3064                         video-decoder {       << 
3065                                 compatible =  << 
3066                                 clocks = <&mm << 
3067                                 clock-names = << 
3068                                 power-domains << 
3069                         };                    << 
3070                                               << 
3071                         video-encoder {       << 
3072                                 compatible =  << 
3073                                 clocks = <&mm << 
3074                                 clock-names = << 
3075                                 power-domains << 
3076                         };                    << 
3077                 };                            << 
3078                                               << 
3079                 mmss_smmu: iommu@cd00000 {    << 
3080                         compatible = "qcom,ms << 
3081                         reg = <0x0cd00000 0x4 << 
3082                         #iommu-cells = <1>;   << 
3083                                               << 
3084                         clocks = <&mmcc MNOC_ << 
3085                                  <&mmcc BIMC_ << 
3086                                  <&mmcc BIMC_ << 
3087                         clock-names = "iface- << 
3088                                       "iface- << 
3089                                       "bus-sm << 
3090                                               << 
3091                         #global-interrupts =  << 
3092                         interrupts =          << 
3093                                 <GIC_SPI 263  << 
3094                                 <GIC_SPI 266  << 
3095                                 <GIC_SPI 267  << 
3096                                 <GIC_SPI 268  << 
3097                                 <GIC_SPI 244  << 
3098                                 <GIC_SPI 245  << 
3099                                 <GIC_SPI 247  << 
3100                                 <GIC_SPI 248  << 
3101                                 <GIC_SPI 249  << 
3102                                 <GIC_SPI 250  << 
3103                                 <GIC_SPI 251  << 
3104                                 <GIC_SPI 252  << 
3105                                 <GIC_SPI 253  << 
3106                                 <GIC_SPI 254  << 
3107                                 <GIC_SPI 255  << 
3108                                 <GIC_SPI 256  << 
3109                                 <GIC_SPI 260  << 
3110                                 <GIC_SPI 261  << 
3111                                 <GIC_SPI 262  << 
3112                                 <GIC_SPI 272  << 
3113                                               << 
3114                         power-domains = <&mmc << 
3115                 };                            << 
3116                                               << 
3117                 remoteproc_adsp: remoteproc@1 << 
3118                         compatible = "qcom,ms << 
3119                         reg = <0x17300000 0x4 << 
3120                                               << 
3121                         interrupts-extended = << 
3122                                               << 
3123                                               << 
3124                                               << 
3125                                               << 
3126                         interrupt-names = "wd << 
3127                                           "ha << 
3128                                               << 
3129                         clocks = <&rpmcc RPM_ << 
3130                         clock-names = "xo";   << 
3131                                               << 
3132                         memory-region = <&ads << 
3133                                               << 
3134                         qcom,smem-states = <& << 
3135                         qcom,smem-state-names << 
3136                                               << 
3137                         power-domains = <&rpm << 
3138                         power-domain-names =  << 
3139                                               << 
3140                         status = "disabled";  << 
3141                                               << 
3142                         glink-edge {          << 
3143                                 interrupts =  << 
3144                                 label = "lpas << 
3145                                 qcom,remote-p << 
3146                                 mboxes = <&ap << 
3147                         };                    << 
3148                 };                            << 
3149                                               << 
3150                 apcs_glb: mailbox@17911000 {     1795                 apcs_glb: mailbox@17911000 {
3151                         compatible = "qcom,ms !! 1796                         compatible = "qcom,msm8998-apcs-hmss-global";
3152                                      "qcom,ms << 
3153                         reg = <0x17911000 0x1    1797                         reg = <0x17911000 0x1000>;
3154                                                  1798 
3155                         #mbox-cells = <1>;       1799                         #mbox-cells = <1>;
3156                 };                               1800                 };
3157                                                  1801 
3158                 timer@17920000 {                 1802                 timer@17920000 {
3159                         #address-cells = <1>;    1803                         #address-cells = <1>;
3160                         #size-cells = <1>;       1804                         #size-cells = <1>;
3161                         ranges;                  1805                         ranges;
3162                         compatible = "arm,arm    1806                         compatible = "arm,armv7-timer-mem";
3163                         reg = <0x17920000 0x1    1807                         reg = <0x17920000 0x1000>;
3164                                                  1808 
3165                         frame@17921000 {         1809                         frame@17921000 {
3166                                 frame-number     1810                                 frame-number = <0>;
3167                                 interrupts =     1811                                 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
3168                                                  1812                                              <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
3169                                 reg = <0x1792    1813                                 reg = <0x17921000 0x1000>,
3170                                       <0x1792    1814                                       <0x17922000 0x1000>;
3171                         };                       1815                         };
3172                                                  1816 
3173                         frame@17923000 {         1817                         frame@17923000 {
3174                                 frame-number     1818                                 frame-number = <1>;
3175                                 interrupts =     1819                                 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
3176                                 reg = <0x1792    1820                                 reg = <0x17923000 0x1000>;
3177                                 status = "dis    1821                                 status = "disabled";
3178                         };                       1822                         };
3179                                                  1823 
3180                         frame@17924000 {         1824                         frame@17924000 {
3181                                 frame-number     1825                                 frame-number = <2>;
3182                                 interrupts =     1826                                 interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
3183                                 reg = <0x1792    1827                                 reg = <0x17924000 0x1000>;
3184                                 status = "dis    1828                                 status = "disabled";
3185                         };                       1829                         };
3186                                                  1830 
3187                         frame@17925000 {         1831                         frame@17925000 {
3188                                 frame-number     1832                                 frame-number = <3>;
3189                                 interrupts =     1833                                 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
3190                                 reg = <0x1792    1834                                 reg = <0x17925000 0x1000>;
3191                                 status = "dis    1835                                 status = "disabled";
3192                         };                       1836                         };
3193                                                  1837 
3194                         frame@17926000 {         1838                         frame@17926000 {
3195                                 frame-number     1839                                 frame-number = <4>;
3196                                 interrupts =     1840                                 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
3197                                 reg = <0x1792    1841                                 reg = <0x17926000 0x1000>;
3198                                 status = "dis    1842                                 status = "disabled";
3199                         };                       1843                         };
3200                                                  1844 
3201                         frame@17927000 {         1845                         frame@17927000 {
3202                                 frame-number     1846                                 frame-number = <5>;
3203                                 interrupts =     1847                                 interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
3204                                 reg = <0x1792    1848                                 reg = <0x17927000 0x1000>;
3205                                 status = "dis    1849                                 status = "disabled";
3206                         };                       1850                         };
3207                                                  1851 
3208                         frame@17928000 {         1852                         frame@17928000 {
3209                                 frame-number     1853                                 frame-number = <6>;
3210                                 interrupts =     1854                                 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
3211                                 reg = <0x1792    1855                                 reg = <0x17928000 0x1000>;
3212                                 status = "dis    1856                                 status = "disabled";
3213                         };                       1857                         };
3214                 };                               1858                 };
3215                                                  1859 
3216                 intc: interrupt-controller@17    1860                 intc: interrupt-controller@17a00000 {
3217                         compatible = "arm,gic    1861                         compatible = "arm,gic-v3";
3218                         reg = <0x17a00000 0x1    1862                         reg = <0x17a00000 0x10000>,       /* GICD */
3219                               <0x17b00000 0x1    1863                               <0x17b00000 0x100000>;      /* GICR * 8 */
3220                         #interrupt-cells = <3    1864                         #interrupt-cells = <3>;
3221                         #address-cells = <1>;    1865                         #address-cells = <1>;
3222                         #size-cells = <1>;       1866                         #size-cells = <1>;
3223                         ranges;                  1867                         ranges;
3224                         interrupt-controller;    1868                         interrupt-controller;
3225                         #redistributor-region    1869                         #redistributor-regions = <1>;
3226                         redistributor-stride     1870                         redistributor-stride = <0x0 0x20000>;
3227                         interrupts = <GIC_PPI    1871                         interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
3228                 };                               1872                 };
3229                                               << 
3230                 wifi: wifi@18800000 {         << 
3231                         compatible = "qcom,wc << 
3232                         status = "disabled";  << 
3233                         reg = <0x18800000 0x8 << 
3234                         reg-names = "membase" << 
3235                         memory-region = <&wla << 
3236                         clocks = <&rpmcc RPM_ << 
3237                         clock-names = "cxo_re << 
3238                         interrupts =          << 
3239                                 <GIC_SPI 413  << 
3240                                 <GIC_SPI 414  << 
3241                                 <GIC_SPI 415  << 
3242                                 <GIC_SPI 416  << 
3243                                 <GIC_SPI 417  << 
3244                                 <GIC_SPI 418  << 
3245                                 <GIC_SPI 420  << 
3246                                 <GIC_SPI 421  << 
3247                                 <GIC_SPI 422  << 
3248                                 <GIC_SPI 423  << 
3249                                 <GIC_SPI 424  << 
3250                                 <GIC_SPI 425  << 
3251                         iommus = <&anoc2_smmu << 
3252                                  <&anoc2_smmu << 
3253                         qcom,snoc-host-cap-8b << 
3254                         qcom,no-msa-ready-ind << 
3255                 };                            << 
3256         };                                       1873         };
3257 };                                               1874 };
                                                   >> 1875 
                                                   >> 1876 #include "msm8998-pins.dtsi"
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php