~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/arm64/qcom/sc7180.dtsi

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/arm64/qcom/sc7180.dtsi (Version linux-6.12-rc7) and /scripts/dtc/include-prefixes/arm64/qcom/sc7180.dtsi (Version linux-5.17.15)


  1 // SPDX-License-Identifier: BSD-3-Clause            1 // SPDX-License-Identifier: BSD-3-Clause
  2 /*                                                  2 /*
  3  * SC7180 SoC device tree source                    3  * SC7180 SoC device tree source
  4  *                                                  4  *
  5  * Copyright (c) 2019-2020, The Linux Foundati      5  * Copyright (c) 2019-2020, The Linux Foundation. All rights reserved.
  6  */                                                 6  */
  7                                                     7 
  8 #include <dt-bindings/clock/qcom,dispcc-sc7180      8 #include <dt-bindings/clock/qcom,dispcc-sc7180.h>
  9 #include <dt-bindings/clock/qcom,gcc-sc7180.h>      9 #include <dt-bindings/clock/qcom,gcc-sc7180.h>
 10 #include <dt-bindings/clock/qcom,gpucc-sc7180.     10 #include <dt-bindings/clock/qcom,gpucc-sc7180.h>
 11 #include <dt-bindings/clock/qcom,lpasscorecc-s     11 #include <dt-bindings/clock/qcom,lpasscorecc-sc7180.h>
 12 #include <dt-bindings/clock/qcom,rpmh.h>           12 #include <dt-bindings/clock/qcom,rpmh.h>
 13 #include <dt-bindings/clock/qcom,videocc-sc718     13 #include <dt-bindings/clock/qcom,videocc-sc7180.h>
 14 #include <dt-bindings/firmware/qcom,scm.h>     << 
 15 #include <dt-bindings/interconnect/qcom,icc.h> << 
 16 #include <dt-bindings/interconnect/qcom,osm-l3     14 #include <dt-bindings/interconnect/qcom,osm-l3.h>
 17 #include <dt-bindings/interconnect/qcom,sc7180     15 #include <dt-bindings/interconnect/qcom,sc7180.h>
 18 #include <dt-bindings/interrupt-controller/arm     16 #include <dt-bindings/interrupt-controller/arm-gic.h>
 19 #include <dt-bindings/phy/phy-qcom-qmp.h>      << 
 20 #include <dt-bindings/phy/phy-qcom-qusb2.h>        17 #include <dt-bindings/phy/phy-qcom-qusb2.h>
 21 #include <dt-bindings/power/qcom-rpmpd.h>          18 #include <dt-bindings/power/qcom-rpmpd.h>
 22 #include <dt-bindings/reset/qcom,sdm845-aoss.h     19 #include <dt-bindings/reset/qcom,sdm845-aoss.h>
 23 #include <dt-bindings/reset/qcom,sdm845-pdc.h>     20 #include <dt-bindings/reset/qcom,sdm845-pdc.h>
 24 #include <dt-bindings/soc/qcom,rpmh-rsc.h>         21 #include <dt-bindings/soc/qcom,rpmh-rsc.h>
 25 #include <dt-bindings/soc/qcom,apr.h>          << 
 26 #include <dt-bindings/sound/qcom,q6afe.h>      << 
 27 #include <dt-bindings/thermal/thermal.h>           22 #include <dt-bindings/thermal/thermal.h>
 28                                                    23 
 29 / {                                                24 / {
 30         interrupt-parent = <&intc>;                25         interrupt-parent = <&intc>;
 31                                                    26 
 32         #address-cells = <2>;                      27         #address-cells = <2>;
 33         #size-cells = <2>;                         28         #size-cells = <2>;
 34                                                    29 
                                                   >>  30         chosen { };
                                                   >>  31 
 35         aliases {                                  32         aliases {
 36                 mmc1 = &sdhc_1;                    33                 mmc1 = &sdhc_1;
 37                 mmc2 = &sdhc_2;                    34                 mmc2 = &sdhc_2;
 38                 i2c0 = &i2c0;                      35                 i2c0 = &i2c0;
 39                 i2c1 = &i2c1;                      36                 i2c1 = &i2c1;
 40                 i2c2 = &i2c2;                      37                 i2c2 = &i2c2;
 41                 i2c3 = &i2c3;                      38                 i2c3 = &i2c3;
 42                 i2c4 = &i2c4;                      39                 i2c4 = &i2c4;
 43                 i2c5 = &i2c5;                      40                 i2c5 = &i2c5;
 44                 i2c6 = &i2c6;                      41                 i2c6 = &i2c6;
 45                 i2c7 = &i2c7;                      42                 i2c7 = &i2c7;
 46                 i2c8 = &i2c8;                      43                 i2c8 = &i2c8;
 47                 i2c9 = &i2c9;                      44                 i2c9 = &i2c9;
 48                 i2c10 = &i2c10;                    45                 i2c10 = &i2c10;
 49                 i2c11 = &i2c11;                    46                 i2c11 = &i2c11;
 50                 spi0 = &spi0;                      47                 spi0 = &spi0;
 51                 spi1 = &spi1;                      48                 spi1 = &spi1;
 52                 spi3 = &spi3;                      49                 spi3 = &spi3;
 53                 spi5 = &spi5;                      50                 spi5 = &spi5;
 54                 spi6 = &spi6;                      51                 spi6 = &spi6;
 55                 spi8 = &spi8;                      52                 spi8 = &spi8;
 56                 spi10 = &spi10;                    53                 spi10 = &spi10;
 57                 spi11 = &spi11;                    54                 spi11 = &spi11;
 58         };                                         55         };
 59                                                    56 
 60         chosen { };                            << 
 61                                                << 
 62         clocks {                                   57         clocks {
 63                 xo_board: xo-board {               58                 xo_board: xo-board {
 64                         compatible = "fixed-cl     59                         compatible = "fixed-clock";
 65                         clock-frequency = <384     60                         clock-frequency = <38400000>;
 66                         #clock-cells = <0>;        61                         #clock-cells = <0>;
 67                 };                                 62                 };
 68                                                    63 
 69                 sleep_clk: sleep-clk {             64                 sleep_clk: sleep-clk {
 70                         compatible = "fixed-cl     65                         compatible = "fixed-clock";
 71                         clock-frequency = <327     66                         clock-frequency = <32764>;
 72                         #clock-cells = <0>;        67                         #clock-cells = <0>;
 73                 };                                 68                 };
 74         };                                         69         };
 75                                                    70 
                                                   >>  71         reserved_memory: reserved-memory {
                                                   >>  72                 #address-cells = <2>;
                                                   >>  73                 #size-cells = <2>;
                                                   >>  74                 ranges;
                                                   >>  75 
                                                   >>  76                 hyp_mem: memory@80000000 {
                                                   >>  77                         reg = <0x0 0x80000000 0x0 0x600000>;
                                                   >>  78                         no-map;
                                                   >>  79                 };
                                                   >>  80 
                                                   >>  81                 xbl_mem: memory@80600000 {
                                                   >>  82                         reg = <0x0 0x80600000 0x0 0x200000>;
                                                   >>  83                         no-map;
                                                   >>  84                 };
                                                   >>  85 
                                                   >>  86                 aop_mem: memory@80800000 {
                                                   >>  87                         reg = <0x0 0x80800000 0x0 0x20000>;
                                                   >>  88                         no-map;
                                                   >>  89                 };
                                                   >>  90 
                                                   >>  91                 aop_cmd_db_mem: memory@80820000 {
                                                   >>  92                         reg = <0x0 0x80820000 0x0 0x20000>;
                                                   >>  93                         compatible = "qcom,cmd-db";
                                                   >>  94                         no-map;
                                                   >>  95                 };
                                                   >>  96 
                                                   >>  97                 sec_apps_mem: memory@808ff000 {
                                                   >>  98                         reg = <0x0 0x808ff000 0x0 0x1000>;
                                                   >>  99                         no-map;
                                                   >> 100                 };
                                                   >> 101 
                                                   >> 102                 smem_mem: memory@80900000 {
                                                   >> 103                         reg = <0x0 0x80900000 0x0 0x200000>;
                                                   >> 104                         no-map;
                                                   >> 105                 };
                                                   >> 106 
                                                   >> 107                 tz_mem: memory@80b00000 {
                                                   >> 108                         reg = <0x0 0x80b00000 0x0 0x3900000>;
                                                   >> 109                         no-map;
                                                   >> 110                 };
                                                   >> 111 
                                                   >> 112                 ipa_fw_mem: memory@8b700000 {
                                                   >> 113                         reg = <0 0x8b700000 0 0x10000>;
                                                   >> 114                         no-map;
                                                   >> 115                 };
                                                   >> 116 
                                                   >> 117                 rmtfs_mem: memory@94600000 {
                                                   >> 118                         compatible = "qcom,rmtfs-mem";
                                                   >> 119                         reg = <0x0 0x94600000 0x0 0x200000>;
                                                   >> 120                         no-map;
                                                   >> 121 
                                                   >> 122                         qcom,client-id = <1>;
                                                   >> 123                         qcom,vmid = <15>;
                                                   >> 124                 };
                                                   >> 125         };
                                                   >> 126 
 76         cpus {                                    127         cpus {
 77                 #address-cells = <2>;             128                 #address-cells = <2>;
 78                 #size-cells = <0>;                129                 #size-cells = <0>;
 79                                                   130 
 80                 CPU0: cpu@0 {                     131                 CPU0: cpu@0 {
 81                         device_type = "cpu";      132                         device_type = "cpu";
 82                         compatible = "qcom,kry    133                         compatible = "qcom,kryo468";
 83                         reg = <0x0 0x0>;          134                         reg = <0x0 0x0>;
 84                         clocks = <&cpufreq_hw  << 
 85                         enable-method = "psci"    135                         enable-method = "psci";
 86                         power-domains = <&CPU_ !! 136                         cpu-idle-states = <&LITTLE_CPU_SLEEP_0
 87                         power-domain-names = " !! 137                                            &LITTLE_CPU_SLEEP_1
                                                   >> 138                                            &CLUSTER_SLEEP_0>;
 88                         capacity-dmips-mhz = <    139                         capacity-dmips-mhz = <415>;
 89                         dynamic-power-coeffici    140                         dynamic-power-coefficient = <137>;
 90                         operating-points-v2 =     141                         operating-points-v2 = <&cpu0_opp_table>;
 91                         interconnects = <&gem_    142                         interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>,
 92                                         <&osm_    143                                         <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
 93                         next-level-cache = <&L    144                         next-level-cache = <&L2_0>;
 94                         #cooling-cells = <2>;     145                         #cooling-cells = <2>;
 95                         qcom,freq-domain = <&c    146                         qcom,freq-domain = <&cpufreq_hw 0>;
 96                         L2_0: l2-cache {          147                         L2_0: l2-cache {
 97                                 compatible = "    148                                 compatible = "cache";
 98                                 cache-level =  << 
 99                                 cache-unified; << 
100                                 next-level-cac    149                                 next-level-cache = <&L3_0>;
101                                 L3_0: l3-cache    150                                 L3_0: l3-cache {
102                                         compat    151                                         compatible = "cache";
103                                         cache- << 
104                                         cache- << 
105                                 };                152                                 };
106                         };                        153                         };
107                 };                                154                 };
108                                                   155 
109                 CPU1: cpu@100 {                   156                 CPU1: cpu@100 {
110                         device_type = "cpu";      157                         device_type = "cpu";
111                         compatible = "qcom,kry    158                         compatible = "qcom,kryo468";
112                         reg = <0x0 0x100>;        159                         reg = <0x0 0x100>;
113                         clocks = <&cpufreq_hw  << 
114                         enable-method = "psci"    160                         enable-method = "psci";
115                         power-domains = <&CPU_ !! 161                         cpu-idle-states = <&LITTLE_CPU_SLEEP_0
116                         power-domain-names = " !! 162                                            &LITTLE_CPU_SLEEP_1
                                                   >> 163                                            &CLUSTER_SLEEP_0>;
117                         capacity-dmips-mhz = <    164                         capacity-dmips-mhz = <415>;
118                         dynamic-power-coeffici    165                         dynamic-power-coefficient = <137>;
119                         next-level-cache = <&L    166                         next-level-cache = <&L2_100>;
120                         operating-points-v2 =     167                         operating-points-v2 = <&cpu0_opp_table>;
121                         interconnects = <&gem_    168                         interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>,
122                                         <&osm_    169                                         <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
123                         #cooling-cells = <2>;     170                         #cooling-cells = <2>;
124                         qcom,freq-domain = <&c    171                         qcom,freq-domain = <&cpufreq_hw 0>;
125                         L2_100: l2-cache {        172                         L2_100: l2-cache {
126                                 compatible = "    173                                 compatible = "cache";
127                                 cache-level =  << 
128                                 cache-unified; << 
129                                 next-level-cac    174                                 next-level-cache = <&L3_0>;
130                         };                        175                         };
131                 };                                176                 };
132                                                   177 
133                 CPU2: cpu@200 {                   178                 CPU2: cpu@200 {
134                         device_type = "cpu";      179                         device_type = "cpu";
135                         compatible = "qcom,kry    180                         compatible = "qcom,kryo468";
136                         reg = <0x0 0x200>;        181                         reg = <0x0 0x200>;
137                         clocks = <&cpufreq_hw  << 
138                         enable-method = "psci"    182                         enable-method = "psci";
139                         power-domains = <&CPU_ !! 183                         cpu-idle-states = <&LITTLE_CPU_SLEEP_0
140                         power-domain-names = " !! 184                                            &LITTLE_CPU_SLEEP_1
                                                   >> 185                                            &CLUSTER_SLEEP_0>;
141                         capacity-dmips-mhz = <    186                         capacity-dmips-mhz = <415>;
142                         dynamic-power-coeffici    187                         dynamic-power-coefficient = <137>;
143                         next-level-cache = <&L    188                         next-level-cache = <&L2_200>;
144                         operating-points-v2 =     189                         operating-points-v2 = <&cpu0_opp_table>;
145                         interconnects = <&gem_    190                         interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>,
146                                         <&osm_    191                                         <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
147                         #cooling-cells = <2>;     192                         #cooling-cells = <2>;
148                         qcom,freq-domain = <&c    193                         qcom,freq-domain = <&cpufreq_hw 0>;
149                         L2_200: l2-cache {        194                         L2_200: l2-cache {
150                                 compatible = "    195                                 compatible = "cache";
151                                 cache-level =  << 
152                                 cache-unified; << 
153                                 next-level-cac    196                                 next-level-cache = <&L3_0>;
154                         };                        197                         };
155                 };                                198                 };
156                                                   199 
157                 CPU3: cpu@300 {                   200                 CPU3: cpu@300 {
158                         device_type = "cpu";      201                         device_type = "cpu";
159                         compatible = "qcom,kry    202                         compatible = "qcom,kryo468";
160                         reg = <0x0 0x300>;        203                         reg = <0x0 0x300>;
161                         clocks = <&cpufreq_hw  << 
162                         enable-method = "psci"    204                         enable-method = "psci";
163                         power-domains = <&CPU_ !! 205                         cpu-idle-states = <&LITTLE_CPU_SLEEP_0
164                         power-domain-names = " !! 206                                            &LITTLE_CPU_SLEEP_1
                                                   >> 207                                            &CLUSTER_SLEEP_0>;
165                         capacity-dmips-mhz = <    208                         capacity-dmips-mhz = <415>;
166                         dynamic-power-coeffici    209                         dynamic-power-coefficient = <137>;
167                         next-level-cache = <&L    210                         next-level-cache = <&L2_300>;
168                         operating-points-v2 =     211                         operating-points-v2 = <&cpu0_opp_table>;
169                         interconnects = <&gem_    212                         interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>,
170                                         <&osm_    213                                         <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
171                         #cooling-cells = <2>;     214                         #cooling-cells = <2>;
172                         qcom,freq-domain = <&c    215                         qcom,freq-domain = <&cpufreq_hw 0>;
173                         L2_300: l2-cache {        216                         L2_300: l2-cache {
174                                 compatible = "    217                                 compatible = "cache";
175                                 cache-level =  << 
176                                 cache-unified; << 
177                                 next-level-cac    218                                 next-level-cache = <&L3_0>;
178                         };                        219                         };
179                 };                                220                 };
180                                                   221 
181                 CPU4: cpu@400 {                   222                 CPU4: cpu@400 {
182                         device_type = "cpu";      223                         device_type = "cpu";
183                         compatible = "qcom,kry    224                         compatible = "qcom,kryo468";
184                         reg = <0x0 0x400>;        225                         reg = <0x0 0x400>;
185                         clocks = <&cpufreq_hw  << 
186                         enable-method = "psci"    226                         enable-method = "psci";
187                         power-domains = <&CPU_ !! 227                         cpu-idle-states = <&LITTLE_CPU_SLEEP_0
188                         power-domain-names = " !! 228                                            &LITTLE_CPU_SLEEP_1
                                                   >> 229                                            &CLUSTER_SLEEP_0>;
189                         capacity-dmips-mhz = <    230                         capacity-dmips-mhz = <415>;
190                         dynamic-power-coeffici    231                         dynamic-power-coefficient = <137>;
191                         next-level-cache = <&L    232                         next-level-cache = <&L2_400>;
192                         operating-points-v2 =     233                         operating-points-v2 = <&cpu0_opp_table>;
193                         interconnects = <&gem_    234                         interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>,
194                                         <&osm_    235                                         <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
195                         #cooling-cells = <2>;     236                         #cooling-cells = <2>;
196                         qcom,freq-domain = <&c    237                         qcom,freq-domain = <&cpufreq_hw 0>;
197                         L2_400: l2-cache {        238                         L2_400: l2-cache {
198                                 compatible = "    239                                 compatible = "cache";
199                                 cache-level =  << 
200                                 cache-unified; << 
201                                 next-level-cac    240                                 next-level-cache = <&L3_0>;
202                         };                        241                         };
203                 };                                242                 };
204                                                   243 
205                 CPU5: cpu@500 {                   244                 CPU5: cpu@500 {
206                         device_type = "cpu";      245                         device_type = "cpu";
207                         compatible = "qcom,kry    246                         compatible = "qcom,kryo468";
208                         reg = <0x0 0x500>;        247                         reg = <0x0 0x500>;
209                         clocks = <&cpufreq_hw  << 
210                         enable-method = "psci"    248                         enable-method = "psci";
211                         power-domains = <&CPU_ !! 249                         cpu-idle-states = <&LITTLE_CPU_SLEEP_0
212                         power-domain-names = " !! 250                                            &LITTLE_CPU_SLEEP_1
                                                   >> 251                                            &CLUSTER_SLEEP_0>;
213                         capacity-dmips-mhz = <    252                         capacity-dmips-mhz = <415>;
214                         dynamic-power-coeffici    253                         dynamic-power-coefficient = <137>;
215                         next-level-cache = <&L    254                         next-level-cache = <&L2_500>;
216                         operating-points-v2 =     255                         operating-points-v2 = <&cpu0_opp_table>;
217                         interconnects = <&gem_    256                         interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>,
218                                         <&osm_    257                                         <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
219                         #cooling-cells = <2>;     258                         #cooling-cells = <2>;
220                         qcom,freq-domain = <&c    259                         qcom,freq-domain = <&cpufreq_hw 0>;
221                         L2_500: l2-cache {        260                         L2_500: l2-cache {
222                                 compatible = "    261                                 compatible = "cache";
223                                 cache-level =  << 
224                                 cache-unified; << 
225                                 next-level-cac    262                                 next-level-cache = <&L3_0>;
226                         };                        263                         };
227                 };                                264                 };
228                                                   265 
229                 CPU6: cpu@600 {                   266                 CPU6: cpu@600 {
230                         device_type = "cpu";      267                         device_type = "cpu";
231                         compatible = "qcom,kry    268                         compatible = "qcom,kryo468";
232                         reg = <0x0 0x600>;        269                         reg = <0x0 0x600>;
233                         clocks = <&cpufreq_hw  << 
234                         enable-method = "psci"    270                         enable-method = "psci";
235                         power-domains = <&CPU_ !! 271                         cpu-idle-states = <&BIG_CPU_SLEEP_0
236                         power-domain-names = " !! 272                                            &BIG_CPU_SLEEP_1
                                                   >> 273                                            &CLUSTER_SLEEP_0>;
237                         capacity-dmips-mhz = <    274                         capacity-dmips-mhz = <1024>;
238                         dynamic-power-coeffici    275                         dynamic-power-coefficient = <480>;
239                         next-level-cache = <&L    276                         next-level-cache = <&L2_600>;
240                         operating-points-v2 =     277                         operating-points-v2 = <&cpu6_opp_table>;
241                         interconnects = <&gem_    278                         interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>,
242                                         <&osm_    279                                         <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
243                         #cooling-cells = <2>;     280                         #cooling-cells = <2>;
244                         qcom,freq-domain = <&c    281                         qcom,freq-domain = <&cpufreq_hw 1>;
245                         L2_600: l2-cache {        282                         L2_600: l2-cache {
246                                 compatible = "    283                                 compatible = "cache";
247                                 cache-level =  << 
248                                 cache-unified; << 
249                                 next-level-cac    284                                 next-level-cache = <&L3_0>;
250                         };                        285                         };
251                 };                                286                 };
252                                                   287 
253                 CPU7: cpu@700 {                   288                 CPU7: cpu@700 {
254                         device_type = "cpu";      289                         device_type = "cpu";
255                         compatible = "qcom,kry    290                         compatible = "qcom,kryo468";
256                         reg = <0x0 0x700>;        291                         reg = <0x0 0x700>;
257                         clocks = <&cpufreq_hw  << 
258                         enable-method = "psci"    292                         enable-method = "psci";
259                         power-domains = <&CPU_ !! 293                         cpu-idle-states = <&BIG_CPU_SLEEP_0
260                         power-domain-names = " !! 294                                            &BIG_CPU_SLEEP_1
                                                   >> 295                                            &CLUSTER_SLEEP_0>;
261                         capacity-dmips-mhz = <    296                         capacity-dmips-mhz = <1024>;
262                         dynamic-power-coeffici    297                         dynamic-power-coefficient = <480>;
263                         next-level-cache = <&L    298                         next-level-cache = <&L2_700>;
264                         operating-points-v2 =     299                         operating-points-v2 = <&cpu6_opp_table>;
265                         interconnects = <&gem_    300                         interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>,
266                                         <&osm_    301                                         <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
267                         #cooling-cells = <2>;     302                         #cooling-cells = <2>;
268                         qcom,freq-domain = <&c    303                         qcom,freq-domain = <&cpufreq_hw 1>;
269                         L2_700: l2-cache {        304                         L2_700: l2-cache {
270                                 compatible = "    305                                 compatible = "cache";
271                                 cache-level =  << 
272                                 cache-unified; << 
273                                 next-level-cac    306                                 next-level-cache = <&L3_0>;
274                         };                        307                         };
275                 };                                308                 };
276                                                   309 
277                 cpu-map {                         310                 cpu-map {
278                         cluster0 {                311                         cluster0 {
279                                 core0 {           312                                 core0 {
280                                         cpu =     313                                         cpu = <&CPU0>;
281                                 };                314                                 };
282                                                   315 
283                                 core1 {           316                                 core1 {
284                                         cpu =     317                                         cpu = <&CPU1>;
285                                 };                318                                 };
286                                                   319 
287                                 core2 {           320                                 core2 {
288                                         cpu =     321                                         cpu = <&CPU2>;
289                                 };                322                                 };
290                                                   323 
291                                 core3 {           324                                 core3 {
292                                         cpu =     325                                         cpu = <&CPU3>;
293                                 };                326                                 };
294                                                   327 
295                                 core4 {           328                                 core4 {
296                                         cpu =     329                                         cpu = <&CPU4>;
297                                 };                330                                 };
298                                                   331 
299                                 core5 {           332                                 core5 {
300                                         cpu =     333                                         cpu = <&CPU5>;
301                                 };                334                                 };
302                                                   335 
303                                 core6 {           336                                 core6 {
304                                         cpu =     337                                         cpu = <&CPU6>;
305                                 };                338                                 };
306                                                   339 
307                                 core7 {           340                                 core7 {
308                                         cpu =     341                                         cpu = <&CPU7>;
309                                 };                342                                 };
310                         };                        343                         };
311                 };                                344                 };
312                                                   345 
313                 idle_states: idle-states {     !! 346                 idle-states {
314                         entry-method = "psci";    347                         entry-method = "psci";
315                                                   348 
316                         LITTLE_CPU_SLEEP_0: cp    349                         LITTLE_CPU_SLEEP_0: cpu-sleep-0-0 {
317                                 compatible = "    350                                 compatible = "arm,idle-state";
318                                 idle-state-nam    351                                 idle-state-name = "little-power-down";
319                                 arm,psci-suspe    352                                 arm,psci-suspend-param = <0x40000003>;
320                                 entry-latency-    353                                 entry-latency-us = <549>;
321                                 exit-latency-u    354                                 exit-latency-us = <901>;
322                                 min-residency-    355                                 min-residency-us = <1774>;
323                                 local-timer-st    356                                 local-timer-stop;
324                         };                        357                         };
325                                                   358 
326                         LITTLE_CPU_SLEEP_1: cp    359                         LITTLE_CPU_SLEEP_1: cpu-sleep-0-1 {
327                                 compatible = "    360                                 compatible = "arm,idle-state";
328                                 idle-state-nam    361                                 idle-state-name = "little-rail-power-down";
329                                 arm,psci-suspe    362                                 arm,psci-suspend-param = <0x40000004>;
330                                 entry-latency-    363                                 entry-latency-us = <702>;
331                                 exit-latency-u    364                                 exit-latency-us = <915>;
332                                 min-residency-    365                                 min-residency-us = <4001>;
333                                 local-timer-st    366                                 local-timer-stop;
334                         };                        367                         };
335                                                   368 
336                         BIG_CPU_SLEEP_0: cpu-s    369                         BIG_CPU_SLEEP_0: cpu-sleep-1-0 {
337                                 compatible = "    370                                 compatible = "arm,idle-state";
338                                 idle-state-nam    371                                 idle-state-name = "big-power-down";
339                                 arm,psci-suspe    372                                 arm,psci-suspend-param = <0x40000003>;
340                                 entry-latency-    373                                 entry-latency-us = <523>;
341                                 exit-latency-u    374                                 exit-latency-us = <1244>;
342                                 min-residency-    375                                 min-residency-us = <2207>;
343                                 local-timer-st    376                                 local-timer-stop;
344                         };                        377                         };
345                                                   378 
346                         BIG_CPU_SLEEP_1: cpu-s    379                         BIG_CPU_SLEEP_1: cpu-sleep-1-1 {
347                                 compatible = "    380                                 compatible = "arm,idle-state";
348                                 idle-state-nam    381                                 idle-state-name = "big-rail-power-down";
349                                 arm,psci-suspe    382                                 arm,psci-suspend-param = <0x40000004>;
350                                 entry-latency-    383                                 entry-latency-us = <526>;
351                                 exit-latency-u    384                                 exit-latency-us = <1854>;
352                                 min-residency-    385                                 min-residency-us = <5555>;
353                                 local-timer-st    386                                 local-timer-stop;
354                         };                        387                         };
355                 };                             << 
356                                                << 
357                 domain_idle_states: domain-idl << 
358                         CLUSTER_SLEEP_PC: clus << 
359                                 compatible = " << 
360                                 idle-state-nam << 
361                                 arm,psci-suspe << 
362                                 entry-latency- << 
363                                 exit-latency-u << 
364                                 min-residency- << 
365                         };                     << 
366                                                << 
367                         CLUSTER_SLEEP_CX_RET:  << 
368                                 compatible = " << 
369                                 idle-state-nam << 
370                                 arm,psci-suspe << 
371                                 entry-latency- << 
372                                 exit-latency-u << 
373                                 min-residency- << 
374                         };                     << 
375                                                   388 
376                         CLUSTER_AOSS_SLEEP: cl !! 389                         CLUSTER_SLEEP_0: cluster-sleep-0 {
377                                 compatible = " !! 390                                 compatible = "arm,idle-state";
378                                 idle-state-nam    391                                 idle-state-name = "cluster-power-down";
379                                 arm,psci-suspe !! 392                                 arm,psci-suspend-param = <0x40003444>;
380                                 entry-latency-    393                                 entry-latency-us = <3263>;
381                                 exit-latency-u    394                                 exit-latency-us = <6562>;
382                                 min-residency- !! 395                                 min-residency-us = <9926>;
                                                   >> 396                                 local-timer-stop;
383                         };                        397                         };
384                 };                                398                 };
385         };                                        399         };
386                                                   400 
387         firmware {                             !! 401         cpu0_opp_table: cpu0_opp_table {
388                 scm: scm {                     << 
389                         compatible = "qcom,scm << 
390                 };                             << 
391         };                                     << 
392                                                << 
393         memory@80000000 {                      << 
394                 device_type = "memory";        << 
395                 /* We expect the bootloader to << 
396                 reg = <0 0x80000000 0 0>;      << 
397         };                                     << 
398                                                << 
399         cpu0_opp_table: opp-table-cpu0 {       << 
400                 compatible = "operating-points    402                 compatible = "operating-points-v2";
401                 opp-shared;                       403                 opp-shared;
402                                                   404 
403                 cpu0_opp1: opp-300000000 {        405                 cpu0_opp1: opp-300000000 {
404                         opp-hz = /bits/ 64 <30    406                         opp-hz = /bits/ 64 <300000000>;
405                         opp-peak-kBps = <12000    407                         opp-peak-kBps = <1200000 4800000>;
406                 };                                408                 };
407                                                   409 
408                 cpu0_opp2: opp-576000000 {        410                 cpu0_opp2: opp-576000000 {
409                         opp-hz = /bits/ 64 <57    411                         opp-hz = /bits/ 64 <576000000>;
410                         opp-peak-kBps = <12000    412                         opp-peak-kBps = <1200000 4800000>;
411                 };                                413                 };
412                                                   414 
413                 cpu0_opp3: opp-768000000 {        415                 cpu0_opp3: opp-768000000 {
414                         opp-hz = /bits/ 64 <76    416                         opp-hz = /bits/ 64 <768000000>;
415                         opp-peak-kBps = <12000    417                         opp-peak-kBps = <1200000 4800000>;
416                 };                                418                 };
417                                                   419 
418                 cpu0_opp4: opp-1017600000 {       420                 cpu0_opp4: opp-1017600000 {
419                         opp-hz = /bits/ 64 <10    421                         opp-hz = /bits/ 64 <1017600000>;
420                         opp-peak-kBps = <18040    422                         opp-peak-kBps = <1804000 8908800>;
421                 };                                423                 };
422                                                   424 
423                 cpu0_opp5: opp-1248000000 {       425                 cpu0_opp5: opp-1248000000 {
424                         opp-hz = /bits/ 64 <12    426                         opp-hz = /bits/ 64 <1248000000>;
425                         opp-peak-kBps = <21880    427                         opp-peak-kBps = <2188000 12902400>;
426                 };                                428                 };
427                                                   429 
428                 cpu0_opp6: opp-1324800000 {       430                 cpu0_opp6: opp-1324800000 {
429                         opp-hz = /bits/ 64 <13    431                         opp-hz = /bits/ 64 <1324800000>;
430                         opp-peak-kBps = <21880    432                         opp-peak-kBps = <2188000 12902400>;
431                 };                                433                 };
432                                                   434 
433                 cpu0_opp7: opp-1516800000 {       435                 cpu0_opp7: opp-1516800000 {
434                         opp-hz = /bits/ 64 <15    436                         opp-hz = /bits/ 64 <1516800000>;
435                         opp-peak-kBps = <30720    437                         opp-peak-kBps = <3072000 15052800>;
436                 };                                438                 };
437                                                   439 
438                 cpu0_opp8: opp-1612800000 {       440                 cpu0_opp8: opp-1612800000 {
439                         opp-hz = /bits/ 64 <16    441                         opp-hz = /bits/ 64 <1612800000>;
440                         opp-peak-kBps = <30720    442                         opp-peak-kBps = <3072000 15052800>;
441                 };                                443                 };
442                                                   444 
443                 cpu0_opp9: opp-1708800000 {       445                 cpu0_opp9: opp-1708800000 {
444                         opp-hz = /bits/ 64 <17    446                         opp-hz = /bits/ 64 <1708800000>;
445                         opp-peak-kBps = <30720    447                         opp-peak-kBps = <3072000 15052800>;
446                 };                                448                 };
447                                                   449 
448                 cpu0_opp10: opp-1804800000 {      450                 cpu0_opp10: opp-1804800000 {
449                         opp-hz = /bits/ 64 <18    451                         opp-hz = /bits/ 64 <1804800000>;
450                         opp-peak-kBps = <40680    452                         opp-peak-kBps = <4068000 22425600>;
451                 };                                453                 };
452         };                                        454         };
453                                                   455 
454         cpu6_opp_table: opp-table-cpu6 {       !! 456         cpu6_opp_table: cpu6_opp_table {
455                 compatible = "operating-points    457                 compatible = "operating-points-v2";
456                 opp-shared;                       458                 opp-shared;
457                                                   459 
458                 cpu6_opp1: opp-300000000 {        460                 cpu6_opp1: opp-300000000 {
459                         opp-hz = /bits/ 64 <30    461                         opp-hz = /bits/ 64 <300000000>;
460                         opp-peak-kBps = <21880    462                         opp-peak-kBps = <2188000 8908800>;
461                 };                                463                 };
462                                                   464 
463                 cpu6_opp2: opp-652800000 {        465                 cpu6_opp2: opp-652800000 {
464                         opp-hz = /bits/ 64 <65    466                         opp-hz = /bits/ 64 <652800000>;
465                         opp-peak-kBps = <21880    467                         opp-peak-kBps = <2188000 8908800>;
466                 };                                468                 };
467                                                   469 
468                 cpu6_opp3: opp-825600000 {        470                 cpu6_opp3: opp-825600000 {
469                         opp-hz = /bits/ 64 <82    471                         opp-hz = /bits/ 64 <825600000>;
470                         opp-peak-kBps = <21880    472                         opp-peak-kBps = <2188000 8908800>;
471                 };                                473                 };
472                                                   474 
473                 cpu6_opp4: opp-979200000 {        475                 cpu6_opp4: opp-979200000 {
474                         opp-hz = /bits/ 64 <97    476                         opp-hz = /bits/ 64 <979200000>;
475                         opp-peak-kBps = <21880    477                         opp-peak-kBps = <2188000 8908800>;
476                 };                                478                 };
477                                                   479 
478                 cpu6_opp5: opp-1113600000 {       480                 cpu6_opp5: opp-1113600000 {
479                         opp-hz = /bits/ 64 <11    481                         opp-hz = /bits/ 64 <1113600000>;
480                         opp-peak-kBps = <21880    482                         opp-peak-kBps = <2188000 8908800>;
481                 };                                483                 };
482                                                   484 
483                 cpu6_opp6: opp-1267200000 {       485                 cpu6_opp6: opp-1267200000 {
484                         opp-hz = /bits/ 64 <12    486                         opp-hz = /bits/ 64 <1267200000>;
485                         opp-peak-kBps = <40680    487                         opp-peak-kBps = <4068000 12902400>;
486                 };                                488                 };
487                                                   489 
488                 cpu6_opp7: opp-1555200000 {       490                 cpu6_opp7: opp-1555200000 {
489                         opp-hz = /bits/ 64 <15    491                         opp-hz = /bits/ 64 <1555200000>;
490                         opp-peak-kBps = <40680    492                         opp-peak-kBps = <4068000 15052800>;
491                 };                                493                 };
492                                                   494 
493                 cpu6_opp8: opp-1708800000 {       495                 cpu6_opp8: opp-1708800000 {
494                         opp-hz = /bits/ 64 <17    496                         opp-hz = /bits/ 64 <1708800000>;
495                         opp-peak-kBps = <62200    497                         opp-peak-kBps = <6220000 19353600>;
496                 };                                498                 };
497                                                   499 
498                 cpu6_opp9: opp-1843200000 {       500                 cpu6_opp9: opp-1843200000 {
499                         opp-hz = /bits/ 64 <18    501                         opp-hz = /bits/ 64 <1843200000>;
500                         opp-peak-kBps = <62200    502                         opp-peak-kBps = <6220000 19353600>;
501                 };                                503                 };
502                                                   504 
503                 cpu6_opp10: opp-1900800000 {      505                 cpu6_opp10: opp-1900800000 {
504                         opp-hz = /bits/ 64 <19    506                         opp-hz = /bits/ 64 <1900800000>;
505                         opp-peak-kBps = <62200    507                         opp-peak-kBps = <6220000 22425600>;
506                 };                                508                 };
507                                                   509 
508                 cpu6_opp11: opp-1996800000 {      510                 cpu6_opp11: opp-1996800000 {
509                         opp-hz = /bits/ 64 <19    511                         opp-hz = /bits/ 64 <1996800000>;
510                         opp-peak-kBps = <62200    512                         opp-peak-kBps = <6220000 22425600>;
511                 };                                513                 };
512                                                   514 
513                 cpu6_opp12: opp-2112000000 {      515                 cpu6_opp12: opp-2112000000 {
514                         opp-hz = /bits/ 64 <21    516                         opp-hz = /bits/ 64 <2112000000>;
515                         opp-peak-kBps = <62200    517                         opp-peak-kBps = <6220000 22425600>;
516                 };                                518                 };
517                                                   519 
518                 cpu6_opp13: opp-2208000000 {      520                 cpu6_opp13: opp-2208000000 {
519                         opp-hz = /bits/ 64 <22    521                         opp-hz = /bits/ 64 <2208000000>;
520                         opp-peak-kBps = <72160    522                         opp-peak-kBps = <7216000 22425600>;
521                 };                                523                 };
522                                                   524 
523                 cpu6_opp14: opp-2323200000 {      525                 cpu6_opp14: opp-2323200000 {
524                         opp-hz = /bits/ 64 <23    526                         opp-hz = /bits/ 64 <2323200000>;
525                         opp-peak-kBps = <72160    527                         opp-peak-kBps = <7216000 22425600>;
526                 };                                528                 };
527                                                   529 
528                 cpu6_opp15: opp-2400000000 {      530                 cpu6_opp15: opp-2400000000 {
529                         opp-hz = /bits/ 64 <24    531                         opp-hz = /bits/ 64 <2400000000>;
530                         opp-peak-kBps = <85320    532                         opp-peak-kBps = <8532000 23347200>;
531                 };                                533                 };
532                                                   534 
533                 cpu6_opp16: opp-2553600000 {      535                 cpu6_opp16: opp-2553600000 {
534                         opp-hz = /bits/ 64 <25    536                         opp-hz = /bits/ 64 <2553600000>;
535                         opp-peak-kBps = <85320    537                         opp-peak-kBps = <8532000 23347200>;
536                 };                                538                 };
537         };                                        539         };
538                                                   540 
539         qspi_opp_table: opp-table-qspi {       !! 541         memory@80000000 {
540                 compatible = "operating-points !! 542                 device_type = "memory";
541                                                !! 543                 /* We expect the bootloader to fill in the size */
542                 opp-75000000 {                 !! 544                 reg = <0 0x80000000 0 0>;
543                         opp-hz = /bits/ 64 <75 << 
544                         required-opps = <&rpmh << 
545                 };                             << 
546                                                << 
547                 opp-150000000 {                << 
548                         opp-hz = /bits/ 64 <15 << 
549                         required-opps = <&rpmh << 
550                 };                             << 
551                                                << 
552                 opp-300000000 {                << 
553                         opp-hz = /bits/ 64 <30 << 
554                         required-opps = <&rpmh << 
555                 };                             << 
556         };                                     << 
557                                                << 
558         qup_opp_table: opp-table-qup {         << 
559                 compatible = "operating-points << 
560                                                << 
561                 opp-75000000 {                 << 
562                         opp-hz = /bits/ 64 <75 << 
563                         required-opps = <&rpmh << 
564                 };                             << 
565                                                << 
566                 opp-100000000 {                << 
567                         opp-hz = /bits/ 64 <10 << 
568                         required-opps = <&rpmh << 
569                 };                             << 
570                                                << 
571                 opp-128000000 {                << 
572                         opp-hz = /bits/ 64 <12 << 
573                         required-opps = <&rpmh << 
574                 };                             << 
575         };                                        545         };
576                                                   546 
577         pmu {                                     547         pmu {
578                 compatible = "arm,armv8-pmuv3"    548                 compatible = "arm,armv8-pmuv3";
579                 interrupts = <GIC_PPI 5 IRQ_TY    549                 interrupts = <GIC_PPI 5 IRQ_TYPE_LEVEL_HIGH>;
580         };                                        550         };
581                                                   551 
582         psci {                                 !! 552         firmware {
583                 compatible = "arm,psci-1.0";   !! 553                 scm {
584                 method = "smc";                !! 554                         compatible = "qcom,scm-sc7180", "qcom,scm";
585                                                << 
586                 CPU_PD0: cpu0 {                << 
587                         #power-domain-cells =  << 
588                         power-domains = <&CLUS << 
589                         domain-idle-states = < << 
590                 };                             << 
591                                                << 
592                 CPU_PD1: cpu1 {                << 
593                         #power-domain-cells =  << 
594                         power-domains = <&CLUS << 
595                         domain-idle-states = < << 
596                 };                             << 
597                                                << 
598                 CPU_PD2: cpu2 {                << 
599                         #power-domain-cells =  << 
600                         power-domains = <&CLUS << 
601                         domain-idle-states = < << 
602                 };                             << 
603                                                << 
604                 CPU_PD3: cpu3 {                << 
605                         #power-domain-cells =  << 
606                         power-domains = <&CLUS << 
607                         domain-idle-states = < << 
608                 };                             << 
609                                                << 
610                 CPU_PD4: cpu4 {                << 
611                         #power-domain-cells =  << 
612                         power-domains = <&CLUS << 
613                         domain-idle-states = < << 
614                 };                             << 
615                                                << 
616                 CPU_PD5: cpu5 {                << 
617                         #power-domain-cells =  << 
618                         power-domains = <&CLUS << 
619                         domain-idle-states = < << 
620                 };                             << 
621                                                << 
622                 CPU_PD6: cpu6 {                << 
623                         #power-domain-cells =  << 
624                         power-domains = <&CLUS << 
625                         domain-idle-states = < << 
626                 };                             << 
627                                                << 
628                 CPU_PD7: cpu7 {                << 
629                         #power-domain-cells =  << 
630                         power-domains = <&CLUS << 
631                         domain-idle-states = < << 
632                 };                             << 
633                                                << 
634                 CLUSTER_PD: cpu-cluster0 {     << 
635                         #power-domain-cells =  << 
636                         domain-idle-states = < << 
637                                                << 
638                                                << 
639                 };                                555                 };
640         };                                        556         };
641                                                   557 
642         reserved_memory: reserved-memory {     !! 558         tcsr_mutex: hwlock {
643                 #address-cells = <2>;          !! 559                 compatible = "qcom,tcsr-mutex";
644                 #size-cells = <2>;             !! 560                 syscon = <&tcsr_mutex_regs 0 0x1000>;
645                 ranges;                        !! 561                 #hwlock-cells = <1>;
646                                                << 
647                 hyp_mem: memory@80000000 {     << 
648                         reg = <0x0 0x80000000  << 
649                         no-map;                << 
650                 };                             << 
651                                                << 
652                 xbl_mem: memory@80600000 {     << 
653                         reg = <0x0 0x80600000  << 
654                         no-map;                << 
655                 };                             << 
656                                                << 
657                 aop_mem: memory@80800000 {     << 
658                         reg = <0x0 0x80800000  << 
659                         no-map;                << 
660                 };                             << 
661                                                << 
662                 aop_cmd_db_mem: memory@8082000 << 
663                         reg = <0x0 0x80820000  << 
664                         compatible = "qcom,cmd << 
665                         no-map;                << 
666                 };                             << 
667                                                << 
668                 sec_apps_mem: memory@808ff000  << 
669                         reg = <0x0 0x808ff000  << 
670                         no-map;                << 
671                 };                             << 
672                                                << 
673                 smem_mem: memory@80900000 {    << 
674                         reg = <0x0 0x80900000  << 
675                         no-map;                << 
676                 };                             << 
677                                                << 
678                 tz_mem: memory@80b00000 {      << 
679                         reg = <0x0 0x80b00000  << 
680                         no-map;                << 
681                 };                             << 
682                                                << 
683                 ipa_fw_mem: memory@8b700000 {  << 
684                         reg = <0 0x8b700000 0  << 
685                         no-map;                << 
686                 };                             << 
687                                                << 
688                 rmtfs_mem: memory@94600000 {   << 
689                         compatible = "qcom,rmt << 
690                         reg = <0x0 0x94600000  << 
691                         no-map;                << 
692                                                << 
693                         qcom,client-id = <1>;  << 
694                         qcom,vmid = <QCOM_SCM_ << 
695                 };                             << 
696         };                                        562         };
697                                                   563 
698         smem {                                    564         smem {
699                 compatible = "qcom,smem";         565                 compatible = "qcom,smem";
700                 memory-region = <&smem_mem>;      566                 memory-region = <&smem_mem>;
701                 hwlocks = <&tcsr_mutex 3>;        567                 hwlocks = <&tcsr_mutex 3>;
702         };                                        568         };
703                                                   569 
704         smp2p-cdsp {                              570         smp2p-cdsp {
705                 compatible = "qcom,smp2p";        571                 compatible = "qcom,smp2p";
706                 qcom,smem = <94>, <432>;          572                 qcom,smem = <94>, <432>;
707                                                   573 
708                 interrupts = <GIC_SPI 576 IRQ_    574                 interrupts = <GIC_SPI 576 IRQ_TYPE_EDGE_RISING>;
709                                                   575 
710                 mboxes = <&apss_shared 6>;        576                 mboxes = <&apss_shared 6>;
711                                                   577 
712                 qcom,local-pid = <0>;             578                 qcom,local-pid = <0>;
713                 qcom,remote-pid = <5>;            579                 qcom,remote-pid = <5>;
714                                                   580 
715                 cdsp_smp2p_out: master-kernel     581                 cdsp_smp2p_out: master-kernel {
716                         qcom,entry-name = "mas    582                         qcom,entry-name = "master-kernel";
717                         #qcom,smem-state-cells    583                         #qcom,smem-state-cells = <1>;
718                 };                                584                 };
719                                                   585 
720                 cdsp_smp2p_in: slave-kernel {     586                 cdsp_smp2p_in: slave-kernel {
721                         qcom,entry-name = "sla    587                         qcom,entry-name = "slave-kernel";
722                                                   588 
723                         interrupt-controller;     589                         interrupt-controller;
724                         #interrupt-cells = <2>    590                         #interrupt-cells = <2>;
725                 };                                591                 };
726         };                                        592         };
727                                                   593 
728         smp2p-lpass {                             594         smp2p-lpass {
729                 compatible = "qcom,smp2p";        595                 compatible = "qcom,smp2p";
730                 qcom,smem = <443>, <429>;         596                 qcom,smem = <443>, <429>;
731                                                   597 
732                 interrupts = <GIC_SPI 158 IRQ_    598                 interrupts = <GIC_SPI 158 IRQ_TYPE_EDGE_RISING>;
733                                                   599 
734                 mboxes = <&apss_shared 10>;       600                 mboxes = <&apss_shared 10>;
735                                                   601 
736                 qcom,local-pid = <0>;             602                 qcom,local-pid = <0>;
737                 qcom,remote-pid = <2>;            603                 qcom,remote-pid = <2>;
738                                                   604 
739                 adsp_smp2p_out: master-kernel     605                 adsp_smp2p_out: master-kernel {
740                         qcom,entry-name = "mas    606                         qcom,entry-name = "master-kernel";
741                         #qcom,smem-state-cells    607                         #qcom,smem-state-cells = <1>;
742                 };                                608                 };
743                                                   609 
744                 adsp_smp2p_in: slave-kernel {     610                 adsp_smp2p_in: slave-kernel {
745                         qcom,entry-name = "sla    611                         qcom,entry-name = "slave-kernel";
746                                                   612 
747                         interrupt-controller;     613                         interrupt-controller;
748                         #interrupt-cells = <2>    614                         #interrupt-cells = <2>;
749                 };                                615                 };
750         };                                        616         };
751                                                   617 
752         smp2p-mpss {                              618         smp2p-mpss {
753                 compatible = "qcom,smp2p";        619                 compatible = "qcom,smp2p";
754                 qcom,smem = <435>, <428>;         620                 qcom,smem = <435>, <428>;
755                 interrupts = <GIC_SPI 451 IRQ_    621                 interrupts = <GIC_SPI 451 IRQ_TYPE_EDGE_RISING>;
756                 mboxes = <&apss_shared 14>;       622                 mboxes = <&apss_shared 14>;
757                 qcom,local-pid = <0>;             623                 qcom,local-pid = <0>;
758                 qcom,remote-pid = <1>;            624                 qcom,remote-pid = <1>;
759                                                   625 
760                 modem_smp2p_out: master-kernel    626                 modem_smp2p_out: master-kernel {
761                         qcom,entry-name = "mas    627                         qcom,entry-name = "master-kernel";
762                         #qcom,smem-state-cells    628                         #qcom,smem-state-cells = <1>;
763                 };                                629                 };
764                                                   630 
765                 modem_smp2p_in: slave-kernel {    631                 modem_smp2p_in: slave-kernel {
766                         qcom,entry-name = "sla    632                         qcom,entry-name = "slave-kernel";
767                         interrupt-controller;     633                         interrupt-controller;
768                         #interrupt-cells = <2>    634                         #interrupt-cells = <2>;
769                 };                                635                 };
770                                                   636 
771                 ipa_smp2p_out: ipa-ap-to-modem    637                 ipa_smp2p_out: ipa-ap-to-modem {
772                         qcom,entry-name = "ipa    638                         qcom,entry-name = "ipa";
773                         #qcom,smem-state-cells    639                         #qcom,smem-state-cells = <1>;
774                 };                                640                 };
775                                                   641 
776                 ipa_smp2p_in: ipa-modem-to-ap     642                 ipa_smp2p_in: ipa-modem-to-ap {
777                         qcom,entry-name = "ipa    643                         qcom,entry-name = "ipa";
778                         interrupt-controller;     644                         interrupt-controller;
779                         #interrupt-cells = <2>    645                         #interrupt-cells = <2>;
780                 };                                646                 };
781         };                                        647         };
782                                                   648 
                                                   >> 649         psci {
                                                   >> 650                 compatible = "arm,psci-1.0";
                                                   >> 651                 method = "smc";
                                                   >> 652         };
                                                   >> 653 
783         soc: soc@0 {                              654         soc: soc@0 {
784                 #address-cells = <2>;             655                 #address-cells = <2>;
785                 #size-cells = <2>;                656                 #size-cells = <2>;
786                 ranges = <0 0 0 0 0x10 0>;        657                 ranges = <0 0 0 0 0x10 0>;
787                 dma-ranges = <0 0 0 0 0x10 0>;    658                 dma-ranges = <0 0 0 0 0x10 0>;
788                 compatible = "simple-bus";        659                 compatible = "simple-bus";
789                                                   660 
790                 gcc: clock-controller@100000 {    661                 gcc: clock-controller@100000 {
791                         compatible = "qcom,gcc    662                         compatible = "qcom,gcc-sc7180";
792                         reg = <0 0x00100000 0     663                         reg = <0 0x00100000 0 0x1f0000>;
793                         clocks = <&rpmhcc RPMH    664                         clocks = <&rpmhcc RPMH_CXO_CLK>,
794                                  <&rpmhcc RPMH    665                                  <&rpmhcc RPMH_CXO_CLK_A>,
795                                  <&sleep_clk>;    666                                  <&sleep_clk>;
796                         clock-names = "bi_tcxo    667                         clock-names = "bi_tcxo", "bi_tcxo_ao", "sleep_clk";
797                         #clock-cells = <1>;       668                         #clock-cells = <1>;
798                         #reset-cells = <1>;       669                         #reset-cells = <1>;
799                         #power-domain-cells =     670                         #power-domain-cells = <1>;
800                         power-domains = <&rpmh << 
801                 };                                671                 };
802                                                   672 
803                 qfprom: efuse@784000 {            673                 qfprom: efuse@784000 {
804                         compatible = "qcom,sc7    674                         compatible = "qcom,sc7180-qfprom", "qcom,qfprom";
805                         reg = <0 0x00784000 0     675                         reg = <0 0x00784000 0 0x7a0>,
806                               <0 0x00780000 0     676                               <0 0x00780000 0 0x7a0>,
807                               <0 0x00782000 0     677                               <0 0x00782000 0 0x100>,
808                               <0 0x00786000 0     678                               <0 0x00786000 0 0x1fff>;
809                                                   679 
810                         clocks = <&gcc GCC_SEC    680                         clocks = <&gcc GCC_SEC_CTRL_CLK_SRC>;
811                         clock-names = "core";     681                         clock-names = "core";
812                         #address-cells = <1>;     682                         #address-cells = <1>;
813                         #size-cells = <1>;        683                         #size-cells = <1>;
814                                                   684 
815                         qusb2p_hstx_trim: hstx    685                         qusb2p_hstx_trim: hstx-trim-primary@25b {
816                                 reg = <0x25b 0    686                                 reg = <0x25b 0x1>;
817                                 bits = <1 3>;     687                                 bits = <1 3>;
818                         };                        688                         };
819                                                   689 
820                         gpu_speed_bin: gpu-spe !! 690                         gpu_speed_bin: gpu_speed_bin@1d2 {
821                                 reg = <0x1d2 0    691                                 reg = <0x1d2 0x2>;
822                                 bits = <5 8>;     692                                 bits = <5 8>;
823                         };                        693                         };
824                 };                                694                 };
825                                                   695 
826                 sdhc_1: mmc@7c4000 {           !! 696                 sdhc_1: sdhci@7c4000 {
827                         compatible = "qcom,sc7    697                         compatible = "qcom,sc7180-sdhci", "qcom,sdhci-msm-v5";
828                         reg = <0 0x007c4000 0  !! 698                         reg = <0 0x7c4000 0 0x1000>,
829                                 <0 0x007c5000  !! 699                                 <0 0x07c5000 0 0x1000>;
830                         reg-names = "hc", "cqh    700                         reg-names = "hc", "cqhci";
831                                                   701 
832                         iommus = <&apps_smmu 0    702                         iommus = <&apps_smmu 0x60 0x0>;
833                         interrupts = <GIC_SPI     703                         interrupts = <GIC_SPI 641 IRQ_TYPE_LEVEL_HIGH>,
834                                         <GIC_S    704                                         <GIC_SPI 644 IRQ_TYPE_LEVEL_HIGH>;
835                         interrupt-names = "hc_    705                         interrupt-names = "hc_irq", "pwr_irq";
836                                                   706 
837                         clocks = <&gcc GCC_SDC !! 707                         clocks = <&gcc GCC_SDCC1_APPS_CLK>,
838                                  <&gcc GCC_SDC !! 708                                  <&gcc GCC_SDCC1_AHB_CLK>,
839                                  <&rpmhcc RPMH    709                                  <&rpmhcc RPMH_CXO_CLK>;
840                         clock-names = "iface", !! 710                         clock-names = "core", "iface", "xo";
841                         interconnects = <&aggr    711                         interconnects = <&aggre1_noc MASTER_EMMC 0 &mc_virt SLAVE_EBI1 0>,
842                                         <&gem_    712                                         <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_EMMC_CFG 0>;
843                         interconnect-names = "    713                         interconnect-names = "sdhc-ddr","cpu-sdhc";
844                         power-domains = <&rpmh    714                         power-domains = <&rpmhpd SC7180_CX>;
845                         operating-points-v2 =     715                         operating-points-v2 = <&sdhc1_opp_table>;
846                                                   716 
847                         bus-width = <8>;          717                         bus-width = <8>;
848                         non-removable;            718                         non-removable;
849                         supports-cqe;             719                         supports-cqe;
850                                                   720 
851                         mmc-ddr-1_8v;             721                         mmc-ddr-1_8v;
852                         mmc-hs200-1_8v;           722                         mmc-hs200-1_8v;
853                         mmc-hs400-1_8v;           723                         mmc-hs400-1_8v;
854                         mmc-hs400-enhanced-str    724                         mmc-hs400-enhanced-strobe;
855                                                   725 
856                         status = "disabled";      726                         status = "disabled";
857                                                   727 
858                         sdhc1_opp_table: opp-t !! 728                         sdhc1_opp_table: sdhc1-opp-table {
859                                 compatible = "    729                                 compatible = "operating-points-v2";
860                                                   730 
861                                 opp-100000000     731                                 opp-100000000 {
862                                         opp-hz    732                                         opp-hz = /bits/ 64 <100000000>;
863                                         requir    733                                         required-opps = <&rpmhpd_opp_low_svs>;
864                                         opp-pe    734                                         opp-peak-kBps = <1800000 600000>;
865                                         opp-av    735                                         opp-avg-kBps = <100000 0>;
866                                 };                736                                 };
867                                                   737 
868                                 opp-384000000     738                                 opp-384000000 {
869                                         opp-hz    739                                         opp-hz = /bits/ 64 <384000000>;
870                                         requir    740                                         required-opps = <&rpmhpd_opp_nom>;
871                                         opp-pe    741                                         opp-peak-kBps = <5400000 1600000>;
872                                         opp-av    742                                         opp-avg-kBps = <390000 0>;
873                                 };                743                                 };
874                         };                        744                         };
875                 };                                745                 };
876                                                   746 
                                                   >> 747                 qup_opp_table: qup-opp-table {
                                                   >> 748                         compatible = "operating-points-v2";
                                                   >> 749 
                                                   >> 750                         opp-75000000 {
                                                   >> 751                                 opp-hz = /bits/ 64 <75000000>;
                                                   >> 752                                 required-opps = <&rpmhpd_opp_low_svs>;
                                                   >> 753                         };
                                                   >> 754 
                                                   >> 755                         opp-100000000 {
                                                   >> 756                                 opp-hz = /bits/ 64 <100000000>;
                                                   >> 757                                 required-opps = <&rpmhpd_opp_svs>;
                                                   >> 758                         };
                                                   >> 759 
                                                   >> 760                         opp-128000000 {
                                                   >> 761                                 opp-hz = /bits/ 64 <128000000>;
                                                   >> 762                                 required-opps = <&rpmhpd_opp_nom>;
                                                   >> 763                         };
                                                   >> 764                 };
                                                   >> 765 
877                 qupv3_id_0: geniqup@8c0000 {      766                 qupv3_id_0: geniqup@8c0000 {
878                         compatible = "qcom,gen    767                         compatible = "qcom,geni-se-qup";
879                         reg = <0 0x008c0000 0     768                         reg = <0 0x008c0000 0 0x6000>;
880                         clock-names = "m-ahb",    769                         clock-names = "m-ahb", "s-ahb";
881                         clocks = <&gcc GCC_QUP    770                         clocks = <&gcc GCC_QUPV3_WRAP_0_M_AHB_CLK>,
882                                  <&gcc GCC_QUP    771                                  <&gcc GCC_QUPV3_WRAP_0_S_AHB_CLK>;
883                         #address-cells = <2>;     772                         #address-cells = <2>;
884                         #size-cells = <2>;        773                         #size-cells = <2>;
885                         ranges;                   774                         ranges;
886                         iommus = <&apps_smmu 0    775                         iommus = <&apps_smmu 0x43 0x0>;
887                         status = "disabled";      776                         status = "disabled";
888                                                   777 
889                         i2c0: i2c@880000 {        778                         i2c0: i2c@880000 {
890                                 compatible = "    779                                 compatible = "qcom,geni-i2c";
891                                 reg = <0 0x008    780                                 reg = <0 0x00880000 0 0x4000>;
892                                 clock-names =     781                                 clock-names = "se";
893                                 clocks = <&gcc    782                                 clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>;
894                                 pinctrl-names     783                                 pinctrl-names = "default";
895                                 pinctrl-0 = <&    784                                 pinctrl-0 = <&qup_i2c0_default>;
896                                 interrupts = <    785                                 interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>;
897                                 #address-cells    786                                 #address-cells = <1>;
898                                 #size-cells =     787                                 #size-cells = <0>;
899                                 interconnects     788                                 interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>,
900                                                   789                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>,
901                                                   790                                                 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>;
902                                 interconnect-n    791                                 interconnect-names = "qup-core", "qup-config",
903                                                   792                                                         "qup-memory";
904                                 power-domains     793                                 power-domains = <&rpmhpd SC7180_CX>;
905                                 required-opps     794                                 required-opps = <&rpmhpd_opp_low_svs>;
906                                 status = "disa    795                                 status = "disabled";
907                         };                        796                         };
908                                                   797 
909                         spi0: spi@880000 {        798                         spi0: spi@880000 {
910                                 compatible = "    799                                 compatible = "qcom,geni-spi";
911                                 reg = <0 0x008    800                                 reg = <0 0x00880000 0 0x4000>;
912                                 clock-names =     801                                 clock-names = "se";
913                                 clocks = <&gcc    802                                 clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>;
914                                 pinctrl-names     803                                 pinctrl-names = "default";
915                                 pinctrl-0 = <& !! 804                                 pinctrl-0 = <&qup_spi0_default>;
916                                 interrupts = <    805                                 interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>;
917                                 #address-cells    806                                 #address-cells = <1>;
918                                 #size-cells =     807                                 #size-cells = <0>;
919                                 power-domains     808                                 power-domains = <&rpmhpd SC7180_CX>;
920                                 operating-poin    809                                 operating-points-v2 = <&qup_opp_table>;
921                                 interconnects     810                                 interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>,
922                                                   811                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>;
923                                 interconnect-n    812                                 interconnect-names = "qup-core", "qup-config";
924                                 status = "disa    813                                 status = "disabled";
925                         };                        814                         };
926                                                   815 
927                         uart0: serial@880000 {    816                         uart0: serial@880000 {
928                                 compatible = "    817                                 compatible = "qcom,geni-uart";
929                                 reg = <0 0x008    818                                 reg = <0 0x00880000 0 0x4000>;
930                                 clock-names =     819                                 clock-names = "se";
931                                 clocks = <&gcc    820                                 clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>;
932                                 pinctrl-names     821                                 pinctrl-names = "default";
933                                 pinctrl-0 = <&    822                                 pinctrl-0 = <&qup_uart0_default>;
934                                 interrupts = <    823                                 interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>;
935                                 power-domains     824                                 power-domains = <&rpmhpd SC7180_CX>;
936                                 operating-poin    825                                 operating-points-v2 = <&qup_opp_table>;
937                                 interconnects     826                                 interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>,
938                                                   827                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>;
939                                 interconnect-n    828                                 interconnect-names = "qup-core", "qup-config";
940                                 status = "disa    829                                 status = "disabled";
941                         };                        830                         };
942                                                   831 
943                         i2c1: i2c@884000 {        832                         i2c1: i2c@884000 {
944                                 compatible = "    833                                 compatible = "qcom,geni-i2c";
945                                 reg = <0 0x008    834                                 reg = <0 0x00884000 0 0x4000>;
946                                 clock-names =     835                                 clock-names = "se";
947                                 clocks = <&gcc    836                                 clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>;
948                                 pinctrl-names     837                                 pinctrl-names = "default";
949                                 pinctrl-0 = <&    838                                 pinctrl-0 = <&qup_i2c1_default>;
950                                 interrupts = <    839                                 interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>;
951                                 #address-cells    840                                 #address-cells = <1>;
952                                 #size-cells =     841                                 #size-cells = <0>;
953                                 interconnects     842                                 interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>,
954                                                   843                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>,
955                                                   844                                                 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>;
956                                 interconnect-n    845                                 interconnect-names = "qup-core", "qup-config",
957                                                   846                                                         "qup-memory";
958                                 power-domains     847                                 power-domains = <&rpmhpd SC7180_CX>;
959                                 required-opps     848                                 required-opps = <&rpmhpd_opp_low_svs>;
960                                 status = "disa    849                                 status = "disabled";
961                         };                        850                         };
962                                                   851 
963                         spi1: spi@884000 {        852                         spi1: spi@884000 {
964                                 compatible = "    853                                 compatible = "qcom,geni-spi";
965                                 reg = <0 0x008    854                                 reg = <0 0x00884000 0 0x4000>;
966                                 clock-names =     855                                 clock-names = "se";
967                                 clocks = <&gcc    856                                 clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>;
968                                 pinctrl-names     857                                 pinctrl-names = "default";
969                                 pinctrl-0 = <& !! 858                                 pinctrl-0 = <&qup_spi1_default>;
970                                 interrupts = <    859                                 interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>;
971                                 #address-cells    860                                 #address-cells = <1>;
972                                 #size-cells =     861                                 #size-cells = <0>;
973                                 power-domains     862                                 power-domains = <&rpmhpd SC7180_CX>;
974                                 operating-poin    863                                 operating-points-v2 = <&qup_opp_table>;
975                                 interconnects     864                                 interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>,
976                                                   865                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>;
977                                 interconnect-n    866                                 interconnect-names = "qup-core", "qup-config";
978                                 status = "disa    867                                 status = "disabled";
979                         };                        868                         };
980                                                   869 
981                         uart1: serial@884000 {    870                         uart1: serial@884000 {
982                                 compatible = "    871                                 compatible = "qcom,geni-uart";
983                                 reg = <0 0x008    872                                 reg = <0 0x00884000 0 0x4000>;
984                                 clock-names =     873                                 clock-names = "se";
985                                 clocks = <&gcc    874                                 clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>;
986                                 pinctrl-names     875                                 pinctrl-names = "default";
987                                 pinctrl-0 = <&    876                                 pinctrl-0 = <&qup_uart1_default>;
988                                 interrupts = <    877                                 interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>;
989                                 power-domains     878                                 power-domains = <&rpmhpd SC7180_CX>;
990                                 operating-poin    879                                 operating-points-v2 = <&qup_opp_table>;
991                                 interconnects     880                                 interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>,
992                                                   881                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>;
993                                 interconnect-n    882                                 interconnect-names = "qup-core", "qup-config";
994                                 status = "disa    883                                 status = "disabled";
995                         };                        884                         };
996                                                   885 
997                         i2c2: i2c@888000 {        886                         i2c2: i2c@888000 {
998                                 compatible = "    887                                 compatible = "qcom,geni-i2c";
999                                 reg = <0 0x008    888                                 reg = <0 0x00888000 0 0x4000>;
1000                                 clock-names =    889                                 clock-names = "se";
1001                                 clocks = <&gc    890                                 clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>;
1002                                 pinctrl-names    891                                 pinctrl-names = "default";
1003                                 pinctrl-0 = <    892                                 pinctrl-0 = <&qup_i2c2_default>;
1004                                 interrupts =     893                                 interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>;
1005                                 #address-cell    894                                 #address-cells = <1>;
1006                                 #size-cells =    895                                 #size-cells = <0>;
1007                                 interconnects    896                                 interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>,
1008                                                  897                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>,
1009                                                  898                                                 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>;
1010                                 interconnect-    899                                 interconnect-names = "qup-core", "qup-config",
1011                                                  900                                                         "qup-memory";
1012                                 power-domains    901                                 power-domains = <&rpmhpd SC7180_CX>;
1013                                 required-opps    902                                 required-opps = <&rpmhpd_opp_low_svs>;
1014                                 status = "dis    903                                 status = "disabled";
1015                         };                       904                         };
1016                                                  905 
1017                         uart2: serial@888000     906                         uart2: serial@888000 {
1018                                 compatible =     907                                 compatible = "qcom,geni-uart";
1019                                 reg = <0 0x00    908                                 reg = <0 0x00888000 0 0x4000>;
1020                                 clock-names =    909                                 clock-names = "se";
1021                                 clocks = <&gc    910                                 clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>;
1022                                 pinctrl-names    911                                 pinctrl-names = "default";
1023                                 pinctrl-0 = <    912                                 pinctrl-0 = <&qup_uart2_default>;
1024                                 interrupts =     913                                 interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>;
1025                                 power-domains    914                                 power-domains = <&rpmhpd SC7180_CX>;
1026                                 operating-poi    915                                 operating-points-v2 = <&qup_opp_table>;
1027                                 interconnects    916                                 interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>,
1028                                                  917                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>;
1029                                 interconnect-    918                                 interconnect-names = "qup-core", "qup-config";
1030                                 status = "dis    919                                 status = "disabled";
1031                         };                       920                         };
1032                                                  921 
1033                         i2c3: i2c@88c000 {       922                         i2c3: i2c@88c000 {
1034                                 compatible =     923                                 compatible = "qcom,geni-i2c";
1035                                 reg = <0 0x00    924                                 reg = <0 0x0088c000 0 0x4000>;
1036                                 clock-names =    925                                 clock-names = "se";
1037                                 clocks = <&gc    926                                 clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>;
1038                                 pinctrl-names    927                                 pinctrl-names = "default";
1039                                 pinctrl-0 = <    928                                 pinctrl-0 = <&qup_i2c3_default>;
1040                                 interrupts =     929                                 interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>;
1041                                 #address-cell    930                                 #address-cells = <1>;
1042                                 #size-cells =    931                                 #size-cells = <0>;
1043                                 interconnects    932                                 interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>,
1044                                                  933                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>,
1045                                                  934                                                 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>;
1046                                 interconnect-    935                                 interconnect-names = "qup-core", "qup-config",
1047                                                  936                                                         "qup-memory";
1048                                 power-domains    937                                 power-domains = <&rpmhpd SC7180_CX>;
1049                                 required-opps    938                                 required-opps = <&rpmhpd_opp_low_svs>;
1050                                 status = "dis    939                                 status = "disabled";
1051                         };                       940                         };
1052                                                  941 
1053                         spi3: spi@88c000 {       942                         spi3: spi@88c000 {
1054                                 compatible =     943                                 compatible = "qcom,geni-spi";
1055                                 reg = <0 0x00    944                                 reg = <0 0x0088c000 0 0x4000>;
1056                                 clock-names =    945                                 clock-names = "se";
1057                                 clocks = <&gc    946                                 clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>;
1058                                 pinctrl-names    947                                 pinctrl-names = "default";
1059                                 pinctrl-0 = < !! 948                                 pinctrl-0 = <&qup_spi3_default>;
1060                                 interrupts =     949                                 interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>;
1061                                 #address-cell    950                                 #address-cells = <1>;
1062                                 #size-cells =    951                                 #size-cells = <0>;
1063                                 power-domains    952                                 power-domains = <&rpmhpd SC7180_CX>;
1064                                 operating-poi    953                                 operating-points-v2 = <&qup_opp_table>;
1065                                 interconnects    954                                 interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>,
1066                                                  955                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>;
1067                                 interconnect-    956                                 interconnect-names = "qup-core", "qup-config";
1068                                 status = "dis    957                                 status = "disabled";
1069                         };                       958                         };
1070                                                  959 
1071                         uart3: serial@88c000     960                         uart3: serial@88c000 {
1072                                 compatible =     961                                 compatible = "qcom,geni-uart";
1073                                 reg = <0 0x00    962                                 reg = <0 0x0088c000 0 0x4000>;
1074                                 clock-names =    963                                 clock-names = "se";
1075                                 clocks = <&gc    964                                 clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>;
1076                                 pinctrl-names    965                                 pinctrl-names = "default";
1077                                 pinctrl-0 = <    966                                 pinctrl-0 = <&qup_uart3_default>;
1078                                 interrupts =     967                                 interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>;
1079                                 power-domains    968                                 power-domains = <&rpmhpd SC7180_CX>;
1080                                 operating-poi    969                                 operating-points-v2 = <&qup_opp_table>;
1081                                 interconnects    970                                 interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>,
1082                                                  971                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>;
1083                                 interconnect-    972                                 interconnect-names = "qup-core", "qup-config";
1084                                 status = "dis    973                                 status = "disabled";
1085                         };                       974                         };
1086                                                  975 
1087                         i2c4: i2c@890000 {       976                         i2c4: i2c@890000 {
1088                                 compatible =     977                                 compatible = "qcom,geni-i2c";
1089                                 reg = <0 0x00    978                                 reg = <0 0x00890000 0 0x4000>;
1090                                 clock-names =    979                                 clock-names = "se";
1091                                 clocks = <&gc    980                                 clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>;
1092                                 pinctrl-names    981                                 pinctrl-names = "default";
1093                                 pinctrl-0 = <    982                                 pinctrl-0 = <&qup_i2c4_default>;
1094                                 interrupts =     983                                 interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>;
1095                                 #address-cell    984                                 #address-cells = <1>;
1096                                 #size-cells =    985                                 #size-cells = <0>;
1097                                 interconnects    986                                 interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>,
1098                                                  987                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>,
1099                                                  988                                                 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>;
1100                                 interconnect-    989                                 interconnect-names = "qup-core", "qup-config",
1101                                                  990                                                         "qup-memory";
1102                                 power-domains    991                                 power-domains = <&rpmhpd SC7180_CX>;
1103                                 required-opps    992                                 required-opps = <&rpmhpd_opp_low_svs>;
1104                                 status = "dis    993                                 status = "disabled";
1105                         };                       994                         };
1106                                                  995 
1107                         uart4: serial@890000     996                         uart4: serial@890000 {
1108                                 compatible =     997                                 compatible = "qcom,geni-uart";
1109                                 reg = <0 0x00    998                                 reg = <0 0x00890000 0 0x4000>;
1110                                 clock-names =    999                                 clock-names = "se";
1111                                 clocks = <&gc    1000                                 clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>;
1112                                 pinctrl-names    1001                                 pinctrl-names = "default";
1113                                 pinctrl-0 = <    1002                                 pinctrl-0 = <&qup_uart4_default>;
1114                                 interrupts =     1003                                 interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>;
1115                                 power-domains    1004                                 power-domains = <&rpmhpd SC7180_CX>;
1116                                 operating-poi    1005                                 operating-points-v2 = <&qup_opp_table>;
1117                                 interconnects    1006                                 interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>,
1118                                                  1007                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>;
1119                                 interconnect-    1008                                 interconnect-names = "qup-core", "qup-config";
1120                                 status = "dis    1009                                 status = "disabled";
1121                         };                       1010                         };
1122                                                  1011 
1123                         i2c5: i2c@894000 {       1012                         i2c5: i2c@894000 {
1124                                 compatible =     1013                                 compatible = "qcom,geni-i2c";
1125                                 reg = <0 0x00    1014                                 reg = <0 0x00894000 0 0x4000>;
1126                                 clock-names =    1015                                 clock-names = "se";
1127                                 clocks = <&gc    1016                                 clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>;
1128                                 pinctrl-names    1017                                 pinctrl-names = "default";
1129                                 pinctrl-0 = <    1018                                 pinctrl-0 = <&qup_i2c5_default>;
1130                                 interrupts =     1019                                 interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>;
1131                                 #address-cell    1020                                 #address-cells = <1>;
1132                                 #size-cells =    1021                                 #size-cells = <0>;
1133                                 interconnects    1022                                 interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>,
1134                                                  1023                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>,
1135                                                  1024                                                 <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>;
1136                                 interconnect-    1025                                 interconnect-names = "qup-core", "qup-config",
1137                                                  1026                                                         "qup-memory";
1138                                 power-domains    1027                                 power-domains = <&rpmhpd SC7180_CX>;
1139                                 required-opps    1028                                 required-opps = <&rpmhpd_opp_low_svs>;
1140                                 status = "dis    1029                                 status = "disabled";
1141                         };                       1030                         };
1142                                                  1031 
1143                         spi5: spi@894000 {       1032                         spi5: spi@894000 {
1144                                 compatible =     1033                                 compatible = "qcom,geni-spi";
1145                                 reg = <0 0x00    1034                                 reg = <0 0x00894000 0 0x4000>;
1146                                 clock-names =    1035                                 clock-names = "se";
1147                                 clocks = <&gc    1036                                 clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>;
1148                                 pinctrl-names    1037                                 pinctrl-names = "default";
1149                                 pinctrl-0 = < !! 1038                                 pinctrl-0 = <&qup_spi5_default>;
1150                                 interrupts =     1039                                 interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>;
1151                                 #address-cell    1040                                 #address-cells = <1>;
1152                                 #size-cells =    1041                                 #size-cells = <0>;
1153                                 power-domains    1042                                 power-domains = <&rpmhpd SC7180_CX>;
1154                                 operating-poi    1043                                 operating-points-v2 = <&qup_opp_table>;
1155                                 interconnects    1044                                 interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>,
1156                                                  1045                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>;
1157                                 interconnect-    1046                                 interconnect-names = "qup-core", "qup-config";
1158                                 status = "dis    1047                                 status = "disabled";
1159                         };                       1048                         };
1160                                                  1049 
1161                         uart5: serial@894000     1050                         uart5: serial@894000 {
1162                                 compatible =     1051                                 compatible = "qcom,geni-uart";
1163                                 reg = <0 0x00    1052                                 reg = <0 0x00894000 0 0x4000>;
1164                                 clock-names =    1053                                 clock-names = "se";
1165                                 clocks = <&gc    1054                                 clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>;
1166                                 pinctrl-names    1055                                 pinctrl-names = "default";
1167                                 pinctrl-0 = <    1056                                 pinctrl-0 = <&qup_uart5_default>;
1168                                 interrupts =     1057                                 interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>;
1169                                 power-domains    1058                                 power-domains = <&rpmhpd SC7180_CX>;
1170                                 operating-poi    1059                                 operating-points-v2 = <&qup_opp_table>;
1171                                 interconnects    1060                                 interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>,
1172                                                  1061                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>;
1173                                 interconnect-    1062                                 interconnect-names = "qup-core", "qup-config";
1174                                 status = "dis    1063                                 status = "disabled";
1175                         };                       1064                         };
1176                 };                               1065                 };
1177                                                  1066 
1178                 qupv3_id_1: geniqup@ac0000 {     1067                 qupv3_id_1: geniqup@ac0000 {
1179                         compatible = "qcom,ge    1068                         compatible = "qcom,geni-se-qup";
1180                         reg = <0 0x00ac0000 0    1069                         reg = <0 0x00ac0000 0 0x6000>;
1181                         clock-names = "m-ahb"    1070                         clock-names = "m-ahb", "s-ahb";
1182                         clocks = <&gcc GCC_QU    1071                         clocks = <&gcc GCC_QUPV3_WRAP_1_M_AHB_CLK>,
1183                                  <&gcc GCC_QU    1072                                  <&gcc GCC_QUPV3_WRAP_1_S_AHB_CLK>;
1184                         #address-cells = <2>;    1073                         #address-cells = <2>;
1185                         #size-cells = <2>;       1074                         #size-cells = <2>;
1186                         ranges;                  1075                         ranges;
1187                         iommus = <&apps_smmu     1076                         iommus = <&apps_smmu 0x4c3 0x0>;
1188                         status = "disabled";     1077                         status = "disabled";
1189                                                  1078 
1190                         i2c6: i2c@a80000 {       1079                         i2c6: i2c@a80000 {
1191                                 compatible =     1080                                 compatible = "qcom,geni-i2c";
1192                                 reg = <0 0x00    1081                                 reg = <0 0x00a80000 0 0x4000>;
1193                                 clock-names =    1082                                 clock-names = "se";
1194                                 clocks = <&gc    1083                                 clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>;
1195                                 pinctrl-names    1084                                 pinctrl-names = "default";
1196                                 pinctrl-0 = <    1085                                 pinctrl-0 = <&qup_i2c6_default>;
1197                                 interrupts =     1086                                 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
1198                                 #address-cell    1087                                 #address-cells = <1>;
1199                                 #size-cells =    1088                                 #size-cells = <0>;
1200                                 interconnects    1089                                 interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>,
1201                                                  1090                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>,
1202                                                  1091                                                 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>;
1203                                 interconnect-    1092                                 interconnect-names = "qup-core", "qup-config",
1204                                                  1093                                                         "qup-memory";
1205                                 power-domains    1094                                 power-domains = <&rpmhpd SC7180_CX>;
1206                                 required-opps    1095                                 required-opps = <&rpmhpd_opp_low_svs>;
1207                                 status = "dis    1096                                 status = "disabled";
1208                         };                       1097                         };
1209                                                  1098 
1210                         spi6: spi@a80000 {       1099                         spi6: spi@a80000 {
1211                                 compatible =     1100                                 compatible = "qcom,geni-spi";
1212                                 reg = <0 0x00    1101                                 reg = <0 0x00a80000 0 0x4000>;
1213                                 clock-names =    1102                                 clock-names = "se";
1214                                 clocks = <&gc    1103                                 clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>;
1215                                 pinctrl-names    1104                                 pinctrl-names = "default";
1216                                 pinctrl-0 = < !! 1105                                 pinctrl-0 = <&qup_spi6_default>;
1217                                 interrupts =     1106                                 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
1218                                 #address-cell    1107                                 #address-cells = <1>;
1219                                 #size-cells =    1108                                 #size-cells = <0>;
1220                                 power-domains    1109                                 power-domains = <&rpmhpd SC7180_CX>;
1221                                 operating-poi    1110                                 operating-points-v2 = <&qup_opp_table>;
1222                                 interconnects    1111                                 interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>,
1223                                                  1112                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>;
1224                                 interconnect-    1113                                 interconnect-names = "qup-core", "qup-config";
1225                                 status = "dis    1114                                 status = "disabled";
1226                         };                       1115                         };
1227                                                  1116 
1228                         uart6: serial@a80000     1117                         uart6: serial@a80000 {
1229                                 compatible =     1118                                 compatible = "qcom,geni-uart";
1230                                 reg = <0 0x00    1119                                 reg = <0 0x00a80000 0 0x4000>;
1231                                 clock-names =    1120                                 clock-names = "se";
1232                                 clocks = <&gc    1121                                 clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>;
1233                                 pinctrl-names    1122                                 pinctrl-names = "default";
1234                                 pinctrl-0 = <    1123                                 pinctrl-0 = <&qup_uart6_default>;
1235                                 interrupts =     1124                                 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
1236                                 power-domains    1125                                 power-domains = <&rpmhpd SC7180_CX>;
1237                                 operating-poi    1126                                 operating-points-v2 = <&qup_opp_table>;
1238                                 interconnects    1127                                 interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>,
1239                                                  1128                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>;
1240                                 interconnect-    1129                                 interconnect-names = "qup-core", "qup-config";
1241                                 status = "dis    1130                                 status = "disabled";
1242                         };                       1131                         };
1243                                                  1132 
1244                         i2c7: i2c@a84000 {       1133                         i2c7: i2c@a84000 {
1245                                 compatible =     1134                                 compatible = "qcom,geni-i2c";
1246                                 reg = <0 0x00    1135                                 reg = <0 0x00a84000 0 0x4000>;
1247                                 clock-names =    1136                                 clock-names = "se";
1248                                 clocks = <&gc    1137                                 clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>;
1249                                 pinctrl-names    1138                                 pinctrl-names = "default";
1250                                 pinctrl-0 = <    1139                                 pinctrl-0 = <&qup_i2c7_default>;
1251                                 interrupts =     1140                                 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
1252                                 #address-cell    1141                                 #address-cells = <1>;
1253                                 #size-cells =    1142                                 #size-cells = <0>;
1254                                 interconnects    1143                                 interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>,
1255                                                  1144                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>,
1256                                                  1145                                                 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>;
1257                                 interconnect-    1146                                 interconnect-names = "qup-core", "qup-config",
1258                                                  1147                                                         "qup-memory";
1259                                 power-domains    1148                                 power-domains = <&rpmhpd SC7180_CX>;
1260                                 required-opps    1149                                 required-opps = <&rpmhpd_opp_low_svs>;
1261                                 status = "dis    1150                                 status = "disabled";
1262                         };                       1151                         };
1263                                                  1152 
1264                         uart7: serial@a84000     1153                         uart7: serial@a84000 {
1265                                 compatible =     1154                                 compatible = "qcom,geni-uart";
1266                                 reg = <0 0x00    1155                                 reg = <0 0x00a84000 0 0x4000>;
1267                                 clock-names =    1156                                 clock-names = "se";
1268                                 clocks = <&gc    1157                                 clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>;
1269                                 pinctrl-names    1158                                 pinctrl-names = "default";
1270                                 pinctrl-0 = <    1159                                 pinctrl-0 = <&qup_uart7_default>;
1271                                 interrupts =     1160                                 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
1272                                 power-domains    1161                                 power-domains = <&rpmhpd SC7180_CX>;
1273                                 operating-poi    1162                                 operating-points-v2 = <&qup_opp_table>;
1274                                 interconnects    1163                                 interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>,
1275                                                  1164                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>;
1276                                 interconnect-    1165                                 interconnect-names = "qup-core", "qup-config";
1277                                 status = "dis    1166                                 status = "disabled";
1278                         };                       1167                         };
1279                                                  1168 
1280                         i2c8: i2c@a88000 {       1169                         i2c8: i2c@a88000 {
1281                                 compatible =     1170                                 compatible = "qcom,geni-i2c";
1282                                 reg = <0 0x00    1171                                 reg = <0 0x00a88000 0 0x4000>;
1283                                 clock-names =    1172                                 clock-names = "se";
1284                                 clocks = <&gc    1173                                 clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>;
1285                                 pinctrl-names    1174                                 pinctrl-names = "default";
1286                                 pinctrl-0 = <    1175                                 pinctrl-0 = <&qup_i2c8_default>;
1287                                 interrupts =     1176                                 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
1288                                 #address-cell    1177                                 #address-cells = <1>;
1289                                 #size-cells =    1178                                 #size-cells = <0>;
1290                                 interconnects    1179                                 interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>,
1291                                                  1180                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>,
1292                                                  1181                                                 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>;
1293                                 interconnect-    1182                                 interconnect-names = "qup-core", "qup-config",
1294                                                  1183                                                         "qup-memory";
1295                                 power-domains    1184                                 power-domains = <&rpmhpd SC7180_CX>;
1296                                 required-opps    1185                                 required-opps = <&rpmhpd_opp_low_svs>;
1297                                 status = "dis    1186                                 status = "disabled";
1298                         };                       1187                         };
1299                                                  1188 
1300                         spi8: spi@a88000 {       1189                         spi8: spi@a88000 {
1301                                 compatible =     1190                                 compatible = "qcom,geni-spi";
1302                                 reg = <0 0x00    1191                                 reg = <0 0x00a88000 0 0x4000>;
1303                                 clock-names =    1192                                 clock-names = "se";
1304                                 clocks = <&gc    1193                                 clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>;
1305                                 pinctrl-names    1194                                 pinctrl-names = "default";
1306                                 pinctrl-0 = < !! 1195                                 pinctrl-0 = <&qup_spi8_default>;
1307                                 interrupts =     1196                                 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
1308                                 #address-cell    1197                                 #address-cells = <1>;
1309                                 #size-cells =    1198                                 #size-cells = <0>;
1310                                 power-domains    1199                                 power-domains = <&rpmhpd SC7180_CX>;
1311                                 operating-poi    1200                                 operating-points-v2 = <&qup_opp_table>;
1312                                 interconnects    1201                                 interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>,
1313                                                  1202                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>;
1314                                 interconnect-    1203                                 interconnect-names = "qup-core", "qup-config";
1315                                 status = "dis    1204                                 status = "disabled";
1316                         };                       1205                         };
1317                                                  1206 
1318                         uart8: serial@a88000     1207                         uart8: serial@a88000 {
1319                                 compatible =     1208                                 compatible = "qcom,geni-debug-uart";
1320                                 reg = <0 0x00    1209                                 reg = <0 0x00a88000 0 0x4000>;
1321                                 clock-names =    1210                                 clock-names = "se";
1322                                 clocks = <&gc    1211                                 clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>;
1323                                 pinctrl-names    1212                                 pinctrl-names = "default";
1324                                 pinctrl-0 = <    1213                                 pinctrl-0 = <&qup_uart8_default>;
1325                                 interrupts =     1214                                 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
1326                                 power-domains    1215                                 power-domains = <&rpmhpd SC7180_CX>;
1327                                 operating-poi    1216                                 operating-points-v2 = <&qup_opp_table>;
1328                                 interconnects    1217                                 interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>,
1329                                                  1218                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>;
1330                                 interconnect-    1219                                 interconnect-names = "qup-core", "qup-config";
1331                                 status = "dis    1220                                 status = "disabled";
1332                         };                       1221                         };
1333                                                  1222 
1334                         i2c9: i2c@a8c000 {       1223                         i2c9: i2c@a8c000 {
1335                                 compatible =     1224                                 compatible = "qcom,geni-i2c";
1336                                 reg = <0 0x00    1225                                 reg = <0 0x00a8c000 0 0x4000>;
1337                                 clock-names =    1226                                 clock-names = "se";
1338                                 clocks = <&gc    1227                                 clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>;
1339                                 pinctrl-names    1228                                 pinctrl-names = "default";
1340                                 pinctrl-0 = <    1229                                 pinctrl-0 = <&qup_i2c9_default>;
1341                                 interrupts =     1230                                 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
1342                                 #address-cell    1231                                 #address-cells = <1>;
1343                                 #size-cells =    1232                                 #size-cells = <0>;
1344                                 interconnects    1233                                 interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>,
1345                                                  1234                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>,
1346                                                  1235                                                 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>;
1347                                 interconnect-    1236                                 interconnect-names = "qup-core", "qup-config",
1348                                                  1237                                                         "qup-memory";
1349                                 power-domains    1238                                 power-domains = <&rpmhpd SC7180_CX>;
1350                                 required-opps    1239                                 required-opps = <&rpmhpd_opp_low_svs>;
1351                                 status = "dis    1240                                 status = "disabled";
1352                         };                       1241                         };
1353                                                  1242 
1354                         uart9: serial@a8c000     1243                         uart9: serial@a8c000 {
1355                                 compatible =     1244                                 compatible = "qcom,geni-uart";
1356                                 reg = <0 0x00    1245                                 reg = <0 0x00a8c000 0 0x4000>;
1357                                 clock-names =    1246                                 clock-names = "se";
1358                                 clocks = <&gc    1247                                 clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>;
1359                                 pinctrl-names    1248                                 pinctrl-names = "default";
1360                                 pinctrl-0 = <    1249                                 pinctrl-0 = <&qup_uart9_default>;
1361                                 interrupts =     1250                                 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
1362                                 power-domains    1251                                 power-domains = <&rpmhpd SC7180_CX>;
1363                                 operating-poi    1252                                 operating-points-v2 = <&qup_opp_table>;
1364                                 interconnects    1253                                 interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>,
1365                                                  1254                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>;
1366                                 interconnect-    1255                                 interconnect-names = "qup-core", "qup-config";
1367                                 status = "dis    1256                                 status = "disabled";
1368                         };                       1257                         };
1369                                                  1258 
1370                         i2c10: i2c@a90000 {      1259                         i2c10: i2c@a90000 {
1371                                 compatible =     1260                                 compatible = "qcom,geni-i2c";
1372                                 reg = <0 0x00    1261                                 reg = <0 0x00a90000 0 0x4000>;
1373                                 clock-names =    1262                                 clock-names = "se";
1374                                 clocks = <&gc    1263                                 clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>;
1375                                 pinctrl-names    1264                                 pinctrl-names = "default";
1376                                 pinctrl-0 = <    1265                                 pinctrl-0 = <&qup_i2c10_default>;
1377                                 interrupts =     1266                                 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
1378                                 #address-cell    1267                                 #address-cells = <1>;
1379                                 #size-cells =    1268                                 #size-cells = <0>;
1380                                 interconnects    1269                                 interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>,
1381                                                  1270                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>,
1382                                                  1271                                                 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>;
1383                                 interconnect-    1272                                 interconnect-names = "qup-core", "qup-config",
1384                                                  1273                                                         "qup-memory";
1385                                 power-domains    1274                                 power-domains = <&rpmhpd SC7180_CX>;
1386                                 required-opps    1275                                 required-opps = <&rpmhpd_opp_low_svs>;
1387                                 status = "dis    1276                                 status = "disabled";
1388                         };                       1277                         };
1389                                                  1278 
1390                         spi10: spi@a90000 {      1279                         spi10: spi@a90000 {
1391                                 compatible =     1280                                 compatible = "qcom,geni-spi";
1392                                 reg = <0 0x00    1281                                 reg = <0 0x00a90000 0 0x4000>;
1393                                 clock-names =    1282                                 clock-names = "se";
1394                                 clocks = <&gc    1283                                 clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>;
1395                                 pinctrl-names    1284                                 pinctrl-names = "default";
1396                                 pinctrl-0 = < !! 1285                                 pinctrl-0 = <&qup_spi10_default>;
1397                                 interrupts =     1286                                 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
1398                                 #address-cell    1287                                 #address-cells = <1>;
1399                                 #size-cells =    1288                                 #size-cells = <0>;
1400                                 power-domains    1289                                 power-domains = <&rpmhpd SC7180_CX>;
1401                                 operating-poi    1290                                 operating-points-v2 = <&qup_opp_table>;
1402                                 interconnects    1291                                 interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>,
1403                                                  1292                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>;
1404                                 interconnect-    1293                                 interconnect-names = "qup-core", "qup-config";
1405                                 status = "dis    1294                                 status = "disabled";
1406                         };                       1295                         };
1407                                                  1296 
1408                         uart10: serial@a90000    1297                         uart10: serial@a90000 {
1409                                 compatible =     1298                                 compatible = "qcom,geni-uart";
1410                                 reg = <0 0x00    1299                                 reg = <0 0x00a90000 0 0x4000>;
1411                                 clock-names =    1300                                 clock-names = "se";
1412                                 clocks = <&gc    1301                                 clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>;
1413                                 pinctrl-names    1302                                 pinctrl-names = "default";
1414                                 pinctrl-0 = <    1303                                 pinctrl-0 = <&qup_uart10_default>;
1415                                 interrupts =     1304                                 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
1416                                 power-domains    1305                                 power-domains = <&rpmhpd SC7180_CX>;
1417                                 operating-poi    1306                                 operating-points-v2 = <&qup_opp_table>;
1418                                 interconnects    1307                                 interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>,
1419                                                  1308                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>;
1420                                 interconnect-    1309                                 interconnect-names = "qup-core", "qup-config";
1421                                 status = "dis    1310                                 status = "disabled";
1422                         };                       1311                         };
1423                                                  1312 
1424                         i2c11: i2c@a94000 {      1313                         i2c11: i2c@a94000 {
1425                                 compatible =     1314                                 compatible = "qcom,geni-i2c";
1426                                 reg = <0 0x00    1315                                 reg = <0 0x00a94000 0 0x4000>;
1427                                 clock-names =    1316                                 clock-names = "se";
1428                                 clocks = <&gc    1317                                 clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>;
1429                                 pinctrl-names    1318                                 pinctrl-names = "default";
1430                                 pinctrl-0 = <    1319                                 pinctrl-0 = <&qup_i2c11_default>;
1431                                 interrupts =     1320                                 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
1432                                 #address-cell    1321                                 #address-cells = <1>;
1433                                 #size-cells =    1322                                 #size-cells = <0>;
1434                                 interconnects    1323                                 interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>,
1435                                                  1324                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>,
1436                                                  1325                                                 <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>;
1437                                 interconnect-    1326                                 interconnect-names = "qup-core", "qup-config",
1438                                                  1327                                                         "qup-memory";
1439                                 power-domains    1328                                 power-domains = <&rpmhpd SC7180_CX>;
1440                                 required-opps    1329                                 required-opps = <&rpmhpd_opp_low_svs>;
1441                                 status = "dis    1330                                 status = "disabled";
1442                         };                       1331                         };
1443                                                  1332 
1444                         spi11: spi@a94000 {      1333                         spi11: spi@a94000 {
1445                                 compatible =     1334                                 compatible = "qcom,geni-spi";
1446                                 reg = <0 0x00    1335                                 reg = <0 0x00a94000 0 0x4000>;
1447                                 clock-names =    1336                                 clock-names = "se";
1448                                 clocks = <&gc    1337                                 clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>;
1449                                 pinctrl-names    1338                                 pinctrl-names = "default";
1450                                 pinctrl-0 = < !! 1339                                 pinctrl-0 = <&qup_spi11_default>;
1451                                 interrupts =     1340                                 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
1452                                 #address-cell    1341                                 #address-cells = <1>;
1453                                 #size-cells =    1342                                 #size-cells = <0>;
1454                                 power-domains    1343                                 power-domains = <&rpmhpd SC7180_CX>;
1455                                 operating-poi    1344                                 operating-points-v2 = <&qup_opp_table>;
1456                                 interconnects    1345                                 interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>,
1457                                                  1346                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>;
1458                                 interconnect-    1347                                 interconnect-names = "qup-core", "qup-config";
1459                                 status = "dis    1348                                 status = "disabled";
1460                         };                       1349                         };
1461                                                  1350 
1462                         uart11: serial@a94000    1351                         uart11: serial@a94000 {
1463                                 compatible =     1352                                 compatible = "qcom,geni-uart";
1464                                 reg = <0 0x00    1353                                 reg = <0 0x00a94000 0 0x4000>;
1465                                 clock-names =    1354                                 clock-names = "se";
1466                                 clocks = <&gc    1355                                 clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>;
1467                                 pinctrl-names    1356                                 pinctrl-names = "default";
1468                                 pinctrl-0 = <    1357                                 pinctrl-0 = <&qup_uart11_default>;
1469                                 interrupts =     1358                                 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
1470                                 power-domains    1359                                 power-domains = <&rpmhpd SC7180_CX>;
1471                                 operating-poi    1360                                 operating-points-v2 = <&qup_opp_table>;
1472                                 interconnects    1361                                 interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>,
1473                                                  1362                                                 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>;
1474                                 interconnect-    1363                                 interconnect-names = "qup-core", "qup-config";
1475                                 status = "dis    1364                                 status = "disabled";
1476                         };                       1365                         };
1477                 };                               1366                 };
1478                                                  1367 
1479                 config_noc: interconnect@1500    1368                 config_noc: interconnect@1500000 {
1480                         compatible = "qcom,sc    1369                         compatible = "qcom,sc7180-config-noc";
1481                         reg = <0 0x01500000 0    1370                         reg = <0 0x01500000 0 0x28000>;
1482                         #interconnect-cells =    1371                         #interconnect-cells = <2>;
1483                         qcom,bcm-voters = <&a    1372                         qcom,bcm-voters = <&apps_bcm_voter>;
1484                 };                               1373                 };
1485                                                  1374 
1486                 system_noc: interconnect@1620    1375                 system_noc: interconnect@1620000 {
1487                         compatible = "qcom,sc    1376                         compatible = "qcom,sc7180-system-noc";
1488                         reg = <0 0x01620000 0    1377                         reg = <0 0x01620000 0 0x17080>;
1489                         #interconnect-cells =    1378                         #interconnect-cells = <2>;
1490                         qcom,bcm-voters = <&a    1379                         qcom,bcm-voters = <&apps_bcm_voter>;
1491                 };                               1380                 };
1492                                                  1381 
1493                 mc_virt: interconnect@1638000    1382                 mc_virt: interconnect@1638000 {
1494                         compatible = "qcom,sc    1383                         compatible = "qcom,sc7180-mc-virt";
1495                         reg = <0 0x01638000 0    1384                         reg = <0 0x01638000 0 0x1000>;
1496                         #interconnect-cells =    1385                         #interconnect-cells = <2>;
1497                         qcom,bcm-voters = <&a    1386                         qcom,bcm-voters = <&apps_bcm_voter>;
1498                 };                               1387                 };
1499                                                  1388 
1500                 qup_virt: interconnect@165000    1389                 qup_virt: interconnect@1650000 {
1501                         compatible = "qcom,sc    1390                         compatible = "qcom,sc7180-qup-virt";
1502                         reg = <0 0x01650000 0    1391                         reg = <0 0x01650000 0 0x1000>;
1503                         #interconnect-cells =    1392                         #interconnect-cells = <2>;
1504                         qcom,bcm-voters = <&a    1393                         qcom,bcm-voters = <&apps_bcm_voter>;
1505                 };                               1394                 };
1506                                                  1395 
1507                 aggre1_noc: interconnect@16e0    1396                 aggre1_noc: interconnect@16e0000 {
1508                         compatible = "qcom,sc    1397                         compatible = "qcom,sc7180-aggre1-noc";
1509                         reg = <0 0x016e0000 0    1398                         reg = <0 0x016e0000 0 0x15080>;
1510                         #interconnect-cells =    1399                         #interconnect-cells = <2>;
1511                         qcom,bcm-voters = <&a    1400                         qcom,bcm-voters = <&apps_bcm_voter>;
1512                 };                               1401                 };
1513                                                  1402 
1514                 aggre2_noc: interconnect@1705    1403                 aggre2_noc: interconnect@1705000 {
1515                         compatible = "qcom,sc    1404                         compatible = "qcom,sc7180-aggre2-noc";
1516                         reg = <0 0x01705000 0    1405                         reg = <0 0x01705000 0 0x9000>;
1517                         #interconnect-cells =    1406                         #interconnect-cells = <2>;
1518                         qcom,bcm-voters = <&a    1407                         qcom,bcm-voters = <&apps_bcm_voter>;
1519                 };                               1408                 };
1520                                                  1409 
1521                 compute_noc: interconnect@170    1410                 compute_noc: interconnect@170e000 {
1522                         compatible = "qcom,sc    1411                         compatible = "qcom,sc7180-compute-noc";
1523                         reg = <0 0x0170e000 0    1412                         reg = <0 0x0170e000 0 0x6000>;
1524                         #interconnect-cells =    1413                         #interconnect-cells = <2>;
1525                         qcom,bcm-voters = <&a    1414                         qcom,bcm-voters = <&apps_bcm_voter>;
1526                 };                               1415                 };
1527                                                  1416 
1528                 mmss_noc: interconnect@174000    1417                 mmss_noc: interconnect@1740000 {
1529                         compatible = "qcom,sc    1418                         compatible = "qcom,sc7180-mmss-noc";
1530                         reg = <0 0x01740000 0    1419                         reg = <0 0x01740000 0 0x1c100>;
1531                         #interconnect-cells =    1420                         #interconnect-cells = <2>;
1532                         qcom,bcm-voters = <&a    1421                         qcom,bcm-voters = <&apps_bcm_voter>;
1533                 };                               1422                 };
1534                                                  1423 
1535                 ufs_mem_hc: ufshc@1d84000 {   !! 1424                 ipa_virt: interconnect@1e00000 {
1536                         compatible = "qcom,sc !! 1425                         compatible = "qcom,sc7180-ipa-virt";
1537                                      "jedec,u !! 1426                         reg = <0 0x01e00000 0 0x1000>;
1538                         reg = <0 0x01d84000 0 !! 1427                         #interconnect-cells = <2>;
1539                         interrupts = <GIC_SPI !! 1428                         qcom,bcm-voters = <&apps_bcm_voter>;
1540                         phys = <&ufs_mem_phy> << 
1541                         phy-names = "ufsphy"; << 
1542                         lanes-per-direction = << 
1543                         #reset-cells = <1>;   << 
1544                         resets = <&gcc GCC_UF << 
1545                         reset-names = "rst";  << 
1546                                               << 
1547                         power-domains = <&gcc << 
1548                                               << 
1549                         iommus = <&apps_smmu  << 
1550                                               << 
1551                         clock-names = "core_c << 
1552                                       "bus_ag << 
1553                                       "iface_ << 
1554                                       "core_c << 
1555                                       "ref_cl << 
1556                                       "tx_lan << 
1557                                       "rx_lan << 
1558                         clocks = <&gcc GCC_UF << 
1559                                  <&gcc GCC_AG << 
1560                                  <&gcc GCC_UF << 
1561                                  <&gcc GCC_UF << 
1562                                  <&rpmhcc RPM << 
1563                                  <&gcc GCC_UF << 
1564                                  <&gcc GCC_UF << 
1565                         freq-table-hz = <5000 << 
1566                                         <0 0> << 
1567                                         <0 0> << 
1568                                         <3750 << 
1569                                         <0 0> << 
1570                                         <0 0> << 
1571                                         <0 0> << 
1572                                               << 
1573                         interconnects = <&agg << 
1574                                          &mc_ << 
1575                                         <&gem << 
1576                                          &con << 
1577                         interconnect-names =  << 
1578                                               << 
1579                         qcom,ice = <&ice>;    << 
1580                                               << 
1581                         status = "disabled";  << 
1582                 };                            << 
1583                                               << 
1584                 ufs_mem_phy: phy@1d87000 {    << 
1585                         compatible = "qcom,sc << 
1586                         reg = <0 0x01d87000 0 << 
1587                         clocks = <&rpmhcc RPM << 
1588                                  <&gcc GCC_UF << 
1589                                  <&gcc GCC_UF << 
1590                         clock-names = "ref",  << 
1591                                       "ref_au << 
1592                                       "qref"; << 
1593                         power-domains = <&gcc << 
1594                         resets = <&ufs_mem_hc << 
1595                         reset-names = "ufsphy << 
1596                         #phy-cells = <0>;     << 
1597                         status = "disabled";  << 
1598                 };                            << 
1599                                               << 
1600                 ice: crypto@1d90000 {         << 
1601                         compatible = "qcom,sc << 
1602                                      "qcom,in << 
1603                         reg = <0 0x01d90000 0 << 
1604                         clocks = <&gcc GCC_UF << 
1605                 };                               1429                 };
1606                                                  1430 
1607                 ipa: ipa@1e40000 {               1431                 ipa: ipa@1e40000 {
1608                         compatible = "qcom,sc    1432                         compatible = "qcom,sc7180-ipa";
1609                                                  1433 
1610                         iommus = <&apps_smmu     1434                         iommus = <&apps_smmu 0x440 0x0>,
1611                                  <&apps_smmu     1435                                  <&apps_smmu 0x442 0x0>;
1612                         reg = <0 0x01e40000 0 !! 1436                         reg = <0 0x1e40000 0 0x7000>,
1613                               <0 0x01e47000 0 !! 1437                               <0 0x1e47000 0 0x2000>,
1614                               <0 0x01e04000 0 !! 1438                               <0 0x1e04000 0 0x2c000>;
1615                         reg-names = "ipa-reg"    1439                         reg-names = "ipa-reg",
1616                                     "ipa-shar    1440                                     "ipa-shared",
1617                                     "gsi";       1441                                     "gsi";
1618                                                  1442 
1619                         interrupts-extended =    1443                         interrupts-extended = <&intc GIC_SPI 311 IRQ_TYPE_EDGE_RISING>,
1620                                                  1444                                               <&intc GIC_SPI 432 IRQ_TYPE_LEVEL_HIGH>,
1621                                                  1445                                               <&ipa_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
1622                                                  1446                                               <&ipa_smp2p_in 1 IRQ_TYPE_EDGE_RISING>;
1623                         interrupt-names = "ip    1447                         interrupt-names = "ipa",
1624                                           "gs    1448                                           "gsi",
1625                                           "ip    1449                                           "ipa-clock-query",
1626                                           "ip    1450                                           "ipa-setup-ready";
1627                                                  1451 
1628                         clocks = <&rpmhcc RPM    1452                         clocks = <&rpmhcc RPMH_IPA_CLK>;
1629                         clock-names = "core";    1453                         clock-names = "core";
1630                                                  1454 
1631                         interconnects = <&agg    1455                         interconnects = <&aggre2_noc MASTER_IPA 0 &mc_virt SLAVE_EBI1 0>,
1632                                         <&agg    1456                                         <&aggre2_noc MASTER_IPA 0 &system_noc SLAVE_IMEM 0>,
1633                                         <&gem    1457                                         <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_IPA_CFG 0>;
1634                         interconnect-names =     1458                         interconnect-names = "memory",
1635                                                  1459                                              "imem",
1636                                                  1460                                              "config";
1637                                                  1461 
1638                         qcom,qmp = <&aoss_qmp    1462                         qcom,qmp = <&aoss_qmp>;
1639                                                  1463 
1640                         qcom,smem-states = <&    1464                         qcom,smem-states = <&ipa_smp2p_out 0>,
1641                                            <&    1465                                            <&ipa_smp2p_out 1>;
1642                         qcom,smem-state-names    1466                         qcom,smem-state-names = "ipa-clock-enabled-valid",
1643                                                  1467                                                 "ipa-clock-enabled";
1644                                                  1468 
1645                         status = "disabled";     1469                         status = "disabled";
1646                 };                               1470                 };
1647                                                  1471 
1648                 tcsr_mutex: hwlock@1f40000 {  !! 1472                 tcsr_mutex_regs: syscon@1f40000 {
1649                         compatible = "qcom,tc !! 1473                         compatible = "syscon";
1650                         reg = <0 0x01f40000 0 !! 1474                         reg = <0 0x01f40000 0 0x40000>;
1651                         #hwlock-cells = <1>;  << 
1652                 };                            << 
1653                                               << 
1654                 tcsr_regs_1: syscon@1f60000 { << 
1655                         compatible = "qcom,sc << 
1656                         reg = <0 0x01f60000 0 << 
1657                 };                               1475                 };
1658                                                  1476 
1659                 tcsr_regs_2: syscon@1fc0000 { !! 1477                 tcsr_regs: syscon@1fc0000 {
1660                         compatible = "qcom,sc !! 1478                         compatible = "syscon";
1661                         reg = <0 0x01fc0000 0    1479                         reg = <0 0x01fc0000 0 0x40000>;
1662                 };                               1480                 };
1663                                                  1481 
1664                 tlmm: pinctrl@3500000 {          1482                 tlmm: pinctrl@3500000 {
1665                         compatible = "qcom,sc    1483                         compatible = "qcom,sc7180-pinctrl";
1666                         reg = <0 0x03500000 0    1484                         reg = <0 0x03500000 0 0x300000>,
1667                               <0 0x03900000 0    1485                               <0 0x03900000 0 0x300000>,
1668                               <0 0x03d00000 0    1486                               <0 0x03d00000 0 0x300000>;
1669                         reg-names = "west", "    1487                         reg-names = "west", "north", "south";
1670                         interrupts = <GIC_SPI    1488                         interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
1671                         gpio-controller;         1489                         gpio-controller;
1672                         #gpio-cells = <2>;       1490                         #gpio-cells = <2>;
1673                         interrupt-controller;    1491                         interrupt-controller;
1674                         #interrupt-cells = <2    1492                         #interrupt-cells = <2>;
1675                         gpio-ranges = <&tlmm     1493                         gpio-ranges = <&tlmm 0 0 120>;
1676                         wakeup-parent = <&pdc    1494                         wakeup-parent = <&pdc>;
1677                                                  1495 
1678                         dp_hot_plug_det: dp-h !! 1496                         dp_hot_plug_det: dp-hot-plug-det {
1679                                 pins = "gpio1 !! 1497                                 pinmux {
1680                                 function = "d !! 1498                                         pins = "gpio117";
1681                         };                    !! 1499                                         function = "dp_hot";
1682                                               !! 1500                                 };
1683                         qspi_clk: qspi-clk-st << 
1684                                 pins = "gpio6 << 
1685                                 function = "q << 
1686                         };                    << 
1687                                               << 
1688                         qspi_cs0: qspi-cs0-st << 
1689                                 pins = "gpio6 << 
1690                                 function = "q << 
1691                         };                    << 
1692                                               << 
1693                         qspi_cs1: qspi-cs1-st << 
1694                                 pins = "gpio7 << 
1695                                 function = "q << 
1696                         };                    << 
1697                                               << 
1698                         qspi_data0: qspi-data << 
1699                                 pins = "gpio6 << 
1700                                 function = "q << 
1701                         };                    << 
1702                                               << 
1703                         qspi_data1: qspi-data << 
1704                                 pins = "gpio6 << 
1705                                 function = "q << 
1706                         };                    << 
1707                                               << 
1708                         qspi_data23: qspi-dat << 
1709                                 pins = "gpio6 << 
1710                                 function = "q << 
1711                         };                    << 
1712                                               << 
1713                         qup_i2c0_default: qup << 
1714                                 pins = "gpio3 << 
1715                                 function = "q << 
1716                         };                    << 
1717                                               << 
1718                         qup_i2c1_default: qup << 
1719                                 pins = "gpio0 << 
1720                                 function = "q << 
1721                         };                    << 
1722                                               << 
1723                         qup_i2c2_default: qup << 
1724                                 pins = "gpio1 << 
1725                                 function = "q << 
1726                         };                    << 
1727                                               << 
1728                         qup_i2c3_default: qup << 
1729                                 pins = "gpio3 << 
1730                                 function = "q << 
1731                         };                    << 
1732                                               << 
1733                         qup_i2c4_default: qup << 
1734                                 pins = "gpio1 << 
1735                                 function = "q << 
1736                         };                    << 
1737                                               << 
1738                         qup_i2c5_default: qup << 
1739                                 pins = "gpio2 << 
1740                                 function = "q << 
1741                         };                    << 
1742                                               << 
1743                         qup_i2c6_default: qup << 
1744                                 pins = "gpio5 << 
1745                                 function = "q << 
1746                         };                    << 
1747                                               << 
1748                         qup_i2c7_default: qup << 
1749                                 pins = "gpio6 << 
1750                                 function = "q << 
1751                         };                    << 
1752                                               << 
1753                         qup_i2c8_default: qup << 
1754                                 pins = "gpio4 << 
1755                                 function = "q << 
1756                         };                    << 
1757                                               << 
1758                         qup_i2c9_default: qup << 
1759                                 pins = "gpio4 << 
1760                                 function = "q << 
1761                         };                    << 
1762                                               << 
1763                         qup_i2c10_default: qu << 
1764                                 pins = "gpio8 << 
1765                                 function = "q << 
1766                         };                    << 
1767                                               << 
1768                         qup_i2c11_default: qu << 
1769                                 pins = "gpio5 << 
1770                                 function = "q << 
1771                         };                    << 
1772                                               << 
1773                         qup_spi0_spi: qup-spi << 
1774                                 pins = "gpio3 << 
1775                                 function = "q << 
1776                         };                    << 
1777                                               << 
1778                         qup_spi0_cs: qup-spi0 << 
1779                                 pins = "gpio3 << 
1780                                 function = "q << 
1781                         };                    << 
1782                                               << 
1783                         qup_spi0_cs_gpio: qup << 
1784                                 pins = "gpio3 << 
1785                                 function = "g << 
1786                         };                    << 
1787                                               << 
1788                         qup_spi1_spi: qup-spi << 
1789                                 pins = "gpio0 << 
1790                                 function = "q << 
1791                         };                    << 
1792                                               << 
1793                         qup_spi1_cs: qup-spi1 << 
1794                                 pins = "gpio3 << 
1795                                 function = "q << 
1796                         };                    << 
1797                                               << 
1798                         qup_spi1_cs_gpio: qup << 
1799                                 pins = "gpio3 << 
1800                                 function = "g << 
1801                         };                    << 
1802                                               << 
1803                         qup_spi3_spi: qup-spi << 
1804                                 pins = "gpio3 << 
1805                                 function = "q << 
1806                         };                    << 
1807                                               << 
1808                         qup_spi3_cs: qup-spi3 << 
1809                                 pins = "gpio4 << 
1810                                 function = "q << 
1811                         };                       1501                         };
1812                                                  1502 
1813                         qup_spi3_cs_gpio: qup !! 1503                         qspi_clk: qspi-clk {
1814                                 pins = "gpio4 !! 1504                                 pinmux {
1815                                 function = "g !! 1505                                         pins = "gpio63";
                                                   >> 1506                                         function = "qspi_clk";
                                                   >> 1507                                 };
1816                         };                       1508                         };
1817                                                  1509 
1818                         qup_spi5_spi: qup-spi !! 1510                         qspi_cs0: qspi-cs0 {
1819                                 pins = "gpio2 !! 1511                                 pinmux {
1820                                 function = "q !! 1512                                         pins = "gpio68";
                                                   >> 1513                                         function = "qspi_cs";
                                                   >> 1514                                 };
1821                         };                       1515                         };
1822                                                  1516 
1823                         qup_spi5_cs: qup-spi5 !! 1517                         qspi_cs1: qspi-cs1 {
1824                                 pins = "gpio2 !! 1518                                 pinmux {
1825                                 function = "q !! 1519                                         pins = "gpio72";
                                                   >> 1520                                         function = "qspi_cs";
                                                   >> 1521                                 };
1826                         };                       1522                         };
1827                                                  1523 
1828                         qup_spi5_cs_gpio: qup !! 1524                         qspi_data01: qspi-data01 {
1829                                 pins = "gpio2 !! 1525                                 pinmux-data {
1830                                 function = "g !! 1526                                         pins = "gpio64", "gpio65";
                                                   >> 1527                                         function = "qspi_data";
                                                   >> 1528                                 };
1831                         };                       1529                         };
1832                                                  1530 
1833                         qup_spi6_spi: qup-spi !! 1531                         qspi_data12: qspi-data12 {
1834                                 pins = "gpio5 !! 1532                                 pinmux-data {
1835                                 function = "q !! 1533                                         pins = "gpio66", "gpio67";
                                                   >> 1534                                         function = "qspi_data";
                                                   >> 1535                                 };
1836                         };                       1536                         };
1837                                                  1537 
1838                         qup_spi6_cs: qup-spi6 !! 1538                         qup_i2c0_default: qup-i2c0-default {
1839                                 pins = "gpio6 !! 1539                                 pinmux {
1840                                 function = "q !! 1540                                         pins = "gpio34", "gpio35";
                                                   >> 1541                                         function = "qup00";
                                                   >> 1542                                 };
1841                         };                       1543                         };
1842                                                  1544 
1843                         qup_spi6_cs_gpio: qup !! 1545                         qup_i2c1_default: qup-i2c1-default {
1844                                 pins = "gpio6 !! 1546                                 pinmux {
1845                                 function = "g !! 1547                                         pins = "gpio0", "gpio1";
                                                   >> 1548                                         function = "qup01";
                                                   >> 1549                                 };
1846                         };                       1550                         };
1847                                                  1551 
1848                         qup_spi8_spi: qup-spi !! 1552                         qup_i2c2_default: qup-i2c2-default {
1849                                 pins = "gpio4 !! 1553                                 pinmux {
1850                                 function = "q !! 1554                                         pins = "gpio15", "gpio16";
                                                   >> 1555                                         function = "qup02_i2c";
                                                   >> 1556                                 };
1851                         };                       1557                         };
1852                                                  1558 
1853                         qup_spi8_cs: qup-spi8 !! 1559                         qup_i2c3_default: qup-i2c3-default {
1854                                 pins = "gpio4 !! 1560                                 pinmux {
1855                                 function = "q !! 1561                                         pins = "gpio38", "gpio39";
                                                   >> 1562                                         function = "qup03";
                                                   >> 1563                                 };
1856                         };                       1564                         };
1857                                                  1565 
1858                         qup_spi8_cs_gpio: qup !! 1566                         qup_i2c4_default: qup-i2c4-default {
1859                                 pins = "gpio4 !! 1567                                 pinmux {
1860                                 function = "g !! 1568                                         pins = "gpio115", "gpio116";
                                                   >> 1569                                         function = "qup04_i2c";
                                                   >> 1570                                 };
1861                         };                       1571                         };
1862                                                  1572 
1863                         qup_spi10_spi: qup-sp !! 1573                         qup_i2c5_default: qup-i2c5-default {
1864                                 pins = "gpio8 !! 1574                                 pinmux {
1865                                 function = "q !! 1575                                         pins = "gpio25", "gpio26";
                                                   >> 1576                                         function = "qup05";
                                                   >> 1577                                 };
1866                         };                       1578                         };
1867                                                  1579 
1868                         qup_spi10_cs: qup-spi !! 1580                         qup_i2c6_default: qup-i2c6-default {
1869                                 pins = "gpio8 !! 1581                                 pinmux {
1870                                 function = "q !! 1582                                         pins = "gpio59", "gpio60";
                                                   >> 1583                                         function = "qup10";
                                                   >> 1584                                 };
1871                         };                       1585                         };
1872                                                  1586 
1873                         qup_spi10_cs_gpio: qu !! 1587                         qup_i2c7_default: qup-i2c7-default {
1874                                 pins = "gpio8 !! 1588                                 pinmux {
1875                                 function = "g !! 1589                                         pins = "gpio6", "gpio7";
                                                   >> 1590                                         function = "qup11_i2c";
                                                   >> 1591                                 };
1876                         };                       1592                         };
1877                                                  1593 
1878                         qup_spi11_spi: qup-sp !! 1594                         qup_i2c8_default: qup-i2c8-default {
1879                                 pins = "gpio5 !! 1595                                 pinmux {
1880                                 function = "q !! 1596                                         pins = "gpio42", "gpio43";
                                                   >> 1597                                         function = "qup12";
                                                   >> 1598                                 };
1881                         };                       1599                         };
1882                                                  1600 
1883                         qup_spi11_cs: qup-spi !! 1601                         qup_i2c9_default: qup-i2c9-default {
1884                                 pins = "gpio5 !! 1602                                 pinmux {
1885                                 function = "q !! 1603                                         pins = "gpio46", "gpio47";
                                                   >> 1604                                         function = "qup13_i2c";
                                                   >> 1605                                 };
1886                         };                       1606                         };
1887                                                  1607 
1888                         qup_spi11_cs_gpio: qu !! 1608                         qup_i2c10_default: qup-i2c10-default {
1889                                 pins = "gpio5 !! 1609                                 pinmux {
1890                                 function = "g !! 1610                                         pins = "gpio86", "gpio87";
                                                   >> 1611                                         function = "qup14";
                                                   >> 1612                                 };
1891                         };                       1613                         };
1892                                                  1614 
1893                         qup_uart0_default: qu !! 1615                         qup_i2c11_default: qup-i2c11-default {
1894                                 qup_uart0_cts !! 1616                                 pinmux {
1895                                         pins  !! 1617                                         pins = "gpio53", "gpio54";
1896                                         funct !! 1618                                         function = "qup15";
1897                                 };               1619                                 };
                                                   >> 1620                         };
1898                                                  1621 
1899                                 qup_uart0_rts !! 1622                         qup_spi0_default: qup-spi0-default {
1900                                         pins  !! 1623                                 pinmux {
                                                   >> 1624                                         pins = "gpio34", "gpio35",
                                                   >> 1625                                                "gpio36", "gpio37";
1901                                         funct    1626                                         function = "qup00";
1902                                 };               1627                                 };
                                                   >> 1628                         };
1903                                                  1629 
1904                                 qup_uart0_tx: !! 1630                         qup_spi0_cs_gpio: qup-spi0-cs-gpio {
1905                                         pins  !! 1631                                 pinmux {
                                                   >> 1632                                         pins = "gpio34", "gpio35",
                                                   >> 1633                                                "gpio36";
1906                                         funct    1634                                         function = "qup00";
1907                                 };               1635                                 };
1908                                                  1636 
1909                                 qup_uart0_rx: !! 1637                                 pinmux-cs {
1910                                         pins     1638                                         pins = "gpio37";
1911                                         funct !! 1639                                         function = "gpio";
1912                                 };               1640                                 };
1913                         };                       1641                         };
1914                                                  1642 
1915                         qup_uart1_default: qu !! 1643                         qup_spi1_default: qup-spi1-default {
1916                                 qup_uart1_cts !! 1644                                 pinmux {
1917                                         pins  !! 1645                                         pins = "gpio0", "gpio1",
                                                   >> 1646                                                "gpio2", "gpio3";
1918                                         funct    1647                                         function = "qup01";
1919                                 };               1648                                 };
                                                   >> 1649                         };
1920                                                  1650 
1921                                 qup_uart1_rts !! 1651                         qup_spi1_cs_gpio: qup-spi1-cs-gpio {
1922                                         pins  !! 1652                                 pinmux {
                                                   >> 1653                                         pins = "gpio0", "gpio1",
                                                   >> 1654                                                "gpio2";
1923                                         funct    1655                                         function = "qup01";
1924                                 };               1656                                 };
1925                                                  1657 
1926                                 qup_uart1_tx: !! 1658                                 pinmux-cs {
1927                                         pins  !! 1659                                         pins = "gpio3";
1928                                         funct !! 1660                                         function = "gpio";
1929                                 };               1661                                 };
                                                   >> 1662                         };
1930                                                  1663 
1931                                 qup_uart1_rx: !! 1664                         qup_spi3_default: qup-spi3-default {
1932                                         pins  !! 1665                                 pinmux {
1933                                         funct !! 1666                                         pins = "gpio38", "gpio39",
                                                   >> 1667                                                "gpio40", "gpio41";
                                                   >> 1668                                         function = "qup03";
1934                                 };               1669                                 };
1935                         };                       1670                         };
1936                                                  1671 
1937                         qup_uart2_default: qu !! 1672                         qup_spi3_cs_gpio: qup-spi3-cs-gpio {
1938                                 qup_uart2_tx: !! 1673                                 pinmux {
1939                                         pins  !! 1674                                         pins = "gpio38", "gpio39",
1940                                         funct !! 1675                                                "gpio40";
                                                   >> 1676                                         function = "qup03";
1941                                 };               1677                                 };
1942                                                  1678 
1943                                 qup_uart2_rx: !! 1679                                 pinmux-cs {
1944                                         pins  !! 1680                                         pins = "gpio41";
1945                                         funct !! 1681                                         function = "gpio";
1946                                 };               1682                                 };
1947                         };                       1683                         };
1948                                                  1684 
1949                         qup_uart3_default: qu !! 1685                         qup_spi5_default: qup-spi5-default {
1950                                 qup_uart3_cts !! 1686                                 pinmux {
1951                                         pins  !! 1687                                         pins = "gpio25", "gpio26",
1952                                         funct !! 1688                                                "gpio27", "gpio28";
                                                   >> 1689                                         function = "qup05";
1953                                 };               1690                                 };
                                                   >> 1691                         };
1954                                                  1692 
1955                                 qup_uart3_rts !! 1693                         qup_spi5_cs_gpio: qup-spi5-cs-gpio {
1956                                         pins  !! 1694                                 pinmux {
1957                                         funct !! 1695                                         pins = "gpio25", "gpio26",
                                                   >> 1696                                                "gpio27";
                                                   >> 1697                                         function = "qup05";
1958                                 };               1698                                 };
1959                                                  1699 
1960                                 qup_uart3_tx: !! 1700                                 pinmux-cs {
1961                                         pins  !! 1701                                         pins = "gpio28";
1962                                         funct !! 1702                                         function = "gpio";
1963                                 };               1703                                 };
                                                   >> 1704                         };
1964                                                  1705 
1965                                 qup_uart3_rx: !! 1706                         qup_spi6_default: qup-spi6-default {
1966                                         pins  !! 1707                                 pinmux {
1967                                         funct !! 1708                                         pins = "gpio59", "gpio60",
                                                   >> 1709                                                "gpio61", "gpio62";
                                                   >> 1710                                         function = "qup10";
1968                                 };               1711                                 };
1969                         };                       1712                         };
1970                                                  1713 
1971                         qup_uart4_default: qu !! 1714                         qup_spi6_cs_gpio: qup-spi6-cs-gpio {
1972                                 qup_uart4_tx: !! 1715                                 pinmux {
1973                                         pins  !! 1716                                         pins = "gpio59", "gpio60",
1974                                         funct !! 1717                                                "gpio61";
                                                   >> 1718                                         function = "qup10";
1975                                 };               1719                                 };
1976                                                  1720 
1977                                 qup_uart4_rx: !! 1721                                 pinmux-cs {
1978                                         pins  !! 1722                                         pins = "gpio62";
1979                                         funct !! 1723                                         function = "gpio";
1980                                 };               1724                                 };
1981                         };                       1725                         };
1982                                                  1726 
1983                         qup_uart5_default: qu !! 1727                         qup_spi8_default: qup-spi8-default {
1984                                 qup_uart5_cts !! 1728                                 pinmux {
1985                                         pins  !! 1729                                         pins = "gpio42", "gpio43",
1986                                         funct !! 1730                                                "gpio44", "gpio45";
1987                                 };            !! 1731                                         function = "qup12";
1988                                               << 
1989                                 qup_uart5_rts << 
1990                                         pins  << 
1991                                         funct << 
1992                                 };               1732                                 };
                                                   >> 1733                         };
1993                                                  1734 
1994                                 qup_uart5_tx: !! 1735                         qup_spi8_cs_gpio: qup-spi8-cs-gpio {
1995                                         pins  !! 1736                                 pinmux {
1996                                         funct !! 1737                                         pins = "gpio42", "gpio43",
                                                   >> 1738                                                "gpio44";
                                                   >> 1739                                         function = "qup12";
1997                                 };               1740                                 };
1998                                                  1741 
1999                                 qup_uart5_rx: !! 1742                                 pinmux-cs {
2000                                         pins  !! 1743                                         pins = "gpio45";
2001                                         funct !! 1744                                         function = "gpio";
2002                                 };               1745                                 };
2003                         };                       1746                         };
2004                                                  1747 
2005                         qup_uart6_default: qu !! 1748                         qup_spi10_default: qup-spi10-default {
2006                                 qup_uart6_cts !! 1749                                 pinmux {
2007                                         pins  !! 1750                                         pins = "gpio86", "gpio87",
2008                                         funct !! 1751                                                "gpio88", "gpio89";
                                                   >> 1752                                         function = "qup14";
2009                                 };               1753                                 };
                                                   >> 1754                         };
2010                                                  1755 
2011                                 qup_uart6_rts !! 1756                         qup_spi10_cs_gpio: qup-spi10-cs-gpio {
2012                                         pins  !! 1757                                 pinmux {
2013                                         funct !! 1758                                         pins = "gpio86", "gpio87",
                                                   >> 1759                                                "gpio88";
                                                   >> 1760                                         function = "qup14";
2014                                 };               1761                                 };
2015                                                  1762 
2016                                 qup_uart6_tx: !! 1763                                 pinmux-cs {
2017                                         pins  !! 1764                                         pins = "gpio89";
2018                                         funct !! 1765                                         function = "gpio";
2019                                 };               1766                                 };
                                                   >> 1767                         };
2020                                                  1768 
2021                                 qup_uart6_rx: !! 1769                         qup_spi11_default: qup-spi11-default {
2022                                         pins  !! 1770                                 pinmux {
2023                                         funct !! 1771                                         pins = "gpio53", "gpio54",
                                                   >> 1772                                                "gpio55", "gpio56";
                                                   >> 1773                                         function = "qup15";
2024                                 };               1774                                 };
2025                         };                       1775                         };
2026                                                  1776 
2027                         qup_uart7_default: qu !! 1777                         qup_spi11_cs_gpio: qup-spi11-cs-gpio {
2028                                 qup_uart7_tx: !! 1778                                 pinmux {
2029                                         pins  !! 1779                                         pins = "gpio53", "gpio54",
2030                                         funct !! 1780                                                "gpio55";
                                                   >> 1781                                         function = "qup15";
2031                                 };               1782                                 };
2032                                                  1783 
2033                                 qup_uart7_rx: !! 1784                                 pinmux-cs {
2034                                         pins  !! 1785                                         pins = "gpio56";
2035                                         funct !! 1786                                         function = "gpio";
2036                                 };               1787                                 };
2037                         };                       1788                         };
2038                                                  1789 
2039                         qup_uart8_default: qu !! 1790                         qup_uart0_default: qup-uart0-default {
2040                                 qup_uart8_tx: !! 1791                                 pinmux {
2041                                         pins  !! 1792                                         pins = "gpio34", "gpio35",
2042                                         funct !! 1793                                                "gpio36", "gpio37";
                                                   >> 1794                                         function = "qup00";
2043                                 };               1795                                 };
                                                   >> 1796                         };
2044                                                  1797 
2045                                 qup_uart8_rx: !! 1798                         qup_uart1_default: qup-uart1-default {
2046                                         pins  !! 1799                                 pinmux {
2047                                         funct !! 1800                                         pins = "gpio0", "gpio1",
                                                   >> 1801                                                "gpio2", "gpio3";
                                                   >> 1802                                         function = "qup01";
2048                                 };               1803                                 };
2049                         };                       1804                         };
2050                                                  1805 
2051                         qup_uart9_default: qu !! 1806                         qup_uart2_default: qup-uart2-default {
2052                                 qup_uart9_tx: !! 1807                                 pinmux {
2053                                         pins  !! 1808                                         pins = "gpio15", "gpio16";
2054                                         funct !! 1809                                         function = "qup02_uart";
2055                                 };               1810                                 };
                                                   >> 1811                         };
2056                                                  1812 
2057                                 qup_uart9_rx: !! 1813                         qup_uart3_default: qup-uart3-default {
2058                                         pins  !! 1814                                 pinmux {
2059                                         funct !! 1815                                         pins = "gpio38", "gpio39",
                                                   >> 1816                                                "gpio40", "gpio41";
                                                   >> 1817                                         function = "qup03";
2060                                 };               1818                                 };
2061                         };                       1819                         };
2062                                                  1820 
2063                         qup_uart10_default: q !! 1821                         qup_uart4_default: qup-uart4-default {
2064                                 qup_uart10_ct !! 1822                                 pinmux {
2065                                         pins  !! 1823                                         pins = "gpio115", "gpio116";
2066                                         funct !! 1824                                         function = "qup04_uart";
2067                                 };               1825                                 };
                                                   >> 1826                         };
2068                                                  1827 
2069                                 qup_uart10_rt !! 1828                         qup_uart5_default: qup-uart5-default {
2070                                         pins  !! 1829                                 pinmux {
2071                                         funct !! 1830                                         pins = "gpio25", "gpio26",
                                                   >> 1831                                                "gpio27", "gpio28";
                                                   >> 1832                                         function = "qup05";
2072                                 };               1833                                 };
                                                   >> 1834                         };
2073                                                  1835 
2074                                 qup_uart10_tx !! 1836                         qup_uart6_default: qup-uart6-default {
2075                                         pins  !! 1837                                 pinmux {
2076                                         funct !! 1838                                         pins = "gpio59", "gpio60",
                                                   >> 1839                                                "gpio61", "gpio62";
                                                   >> 1840                                         function = "qup10";
2077                                 };               1841                                 };
                                                   >> 1842                         };
2078                                                  1843 
2079                                 qup_uart10_rx !! 1844                         qup_uart7_default: qup-uart7-default {
2080                                         pins  !! 1845                                 pinmux {
2081                                         funct !! 1846                                         pins = "gpio6", "gpio7";
                                                   >> 1847                                         function = "qup11_uart";
2082                                 };               1848                                 };
2083                         };                       1849                         };
2084                                                  1850 
2085                         qup_uart11_default: q !! 1851                         qup_uart8_default: qup-uart8-default {
2086                                 qup_uart11_ct !! 1852                                 pinmux {
2087                                         pins  !! 1853                                         pins = "gpio44", "gpio45";
2088                                         funct !! 1854                                         function = "qup12";
2089                                 };               1855                                 };
                                                   >> 1856                         };
2090                                                  1857 
2091                                 qup_uart11_rt !! 1858                         qup_uart9_default: qup-uart9-default {
2092                                         pins  !! 1859                                 pinmux {
2093                                         funct !! 1860                                         pins = "gpio46", "gpio47";
                                                   >> 1861                                         function = "qup13_uart";
2094                                 };               1862                                 };
                                                   >> 1863                         };
2095                                                  1864 
2096                                 qup_uart11_tx !! 1865                         qup_uart10_default: qup-uart10-default {
2097                                         pins  !! 1866                                 pinmux {
2098                                         funct !! 1867                                         pins = "gpio86", "gpio87",
                                                   >> 1868                                                "gpio88", "gpio89";
                                                   >> 1869                                         function = "qup14";
2099                                 };               1870                                 };
                                                   >> 1871                         };
2100                                                  1872 
2101                                 qup_uart11_rx !! 1873                         qup_uart11_default: qup-uart11-default {
2102                                         pins  !! 1874                                 pinmux {
                                                   >> 1875                                         pins = "gpio53", "gpio54",
                                                   >> 1876                                                "gpio55", "gpio56";
2103                                         funct    1877                                         function = "qup15";
2104                                 };               1878                                 };
2105                         };                       1879                         };
2106                                                  1880 
2107                         sec_mi2s_active: sec- !! 1881                         sec_mi2s_active: sec-mi2s-active {
2108                                 pins = "gpio4 !! 1882                                 pinmux {
2109                                 function = "m !! 1883                                         pins = "gpio49", "gpio50", "gpio51";
2110                         };                    !! 1884                                         function = "mi2s_1";
2111                                               !! 1885                                 };
2112                         pri_mi2s_active: pri- << 
2113                                 pins = "gpio5 << 
2114                                 function = "m << 
2115                         };                       1886                         };
2116                                                  1887 
2117                         pri_mi2s_mclk_active: !! 1888                         pri_mi2s_active: pri-mi2s-active {
2118                                 pins = "gpio5 !! 1889                                 pinmux {
2119                                 function = "l !! 1890                                         pins = "gpio53", "gpio54", "gpio55", "gpio56";
                                                   >> 1891                                         function = "mi2s_0";
                                                   >> 1892                                 };
2120                         };                       1893                         };
2121                                                  1894 
2122                         ter_mi2s_active: ter- !! 1895                         pri_mi2s_mclk_active: pri-mi2s-mclk-active {
2123                                 pins = "gpio6 !! 1896                                 pinmux {
2124                                 function = "m !! 1897                                         pins = "gpio57";
                                                   >> 1898                                         function = "lpass_ext";
                                                   >> 1899                                 };
2125                         };                       1900                         };
2126                 };                               1901                 };
2127                                                  1902 
2128                 remoteproc_mpss: remoteproc@4    1903                 remoteproc_mpss: remoteproc@4080000 {
2129                         compatible = "qcom,sc    1904                         compatible = "qcom,sc7180-mpss-pas";
2130                         reg = <0 0x04080000 0 !! 1905                         reg = <0 0x04080000 0 0x4040>, <0 0x04180000 0 0x48>;
                                                   >> 1906                         reg-names = "qdsp6", "rmb";
2131                                                  1907 
2132                         interrupts-extended =    1908                         interrupts-extended = <&intc GIC_SPI 266 IRQ_TYPE_EDGE_RISING>,
2133                                                  1909                                               <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
2134                                                  1910                                               <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
2135                                                  1911                                               <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
2136                                                  1912                                               <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>,
2137                                                  1913                                               <&modem_smp2p_in 7 IRQ_TYPE_EDGE_RISING>;
2138                         interrupt-names = "wd    1914                         interrupt-names = "wdog", "fatal", "ready", "handover",
2139                                           "st    1915                                           "stop-ack", "shutdown-ack";
2140                                                  1916 
2141                         clocks = <&rpmhcc RPM !! 1917                         clocks = <&gcc GCC_MSS_CFG_AHB_CLK>,
2142                         clock-names = "xo";   !! 1918                                  <&gcc GCC_MSS_Q6_MEMNOC_AXI_CLK>,
                                                   >> 1919                                  <&gcc GCC_MSS_NAV_AXI_CLK>,
                                                   >> 1920                                  <&gcc GCC_MSS_SNOC_AXI_CLK>,
                                                   >> 1921                                  <&gcc GCC_MSS_MFAB_AXIS_CLK>,
                                                   >> 1922                                  <&rpmhcc RPMH_CXO_CLK>;
                                                   >> 1923                         clock-names = "iface", "bus", "nav", "snoc_axi",
                                                   >> 1924                                       "mnoc_axi", "xo";
2143                                                  1925 
2144                         power-domains = <&rpm    1926                         power-domains = <&rpmhpd SC7180_CX>,
2145                                         <&rpm    1927                                         <&rpmhpd SC7180_MX>,
2146                                         <&rpm    1928                                         <&rpmhpd SC7180_MSS>;
2147                         power-domain-names =     1929                         power-domain-names = "cx", "mx", "mss";
2148                                                  1930 
2149                         memory-region = <&mps    1931                         memory-region = <&mpss_mem>;
2150                                                  1932 
2151                         qcom,qmp = <&aoss_qmp    1933                         qcom,qmp = <&aoss_qmp>;
2152                                                  1934 
2153                         qcom,smem-states = <&    1935                         qcom,smem-states = <&modem_smp2p_out 0>;
2154                         qcom,smem-state-names    1936                         qcom,smem-state-names = "stop";
2155                                                  1937 
                                                   >> 1938                         resets = <&aoss_reset AOSS_CC_MSS_RESTART>,
                                                   >> 1939                                  <&pdc_reset PDC_MODEM_SYNC_RESET>;
                                                   >> 1940                         reset-names = "mss_restart", "pdc_reset";
                                                   >> 1941 
                                                   >> 1942                         qcom,halt-regs = <&tcsr_mutex_regs 0x23000 0x25000 0x24000>;
                                                   >> 1943                         qcom,spare-regs = <&tcsr_regs 0xb3e4>;
                                                   >> 1944 
2156                         status = "disabled";     1945                         status = "disabled";
2157                                                  1946 
2158                         glink-edge {             1947                         glink-edge {
2159                                 interrupts =     1948                                 interrupts = <GIC_SPI 449 IRQ_TYPE_EDGE_RISING>;
2160                                 label = "mode    1949                                 label = "modem";
2161                                 qcom,remote-p    1950                                 qcom,remote-pid = <1>;
2162                                 mboxes = <&ap    1951                                 mboxes = <&apss_shared 12>;
2163                         };                       1952                         };
2164                 };                               1953                 };
2165                                                  1954 
2166                 gpu: gpu@5000000 {               1955                 gpu: gpu@5000000 {
2167                         compatible = "qcom,ad    1956                         compatible = "qcom,adreno-618.0", "qcom,adreno";
2168                         reg = <0 0x05000000 0    1957                         reg = <0 0x05000000 0 0x40000>, <0 0x0509e000 0 0x1000>,
2169                                 <0 0x05061000    1958                                 <0 0x05061000 0 0x800>;
2170                         reg-names = "kgsl_3d0    1959                         reg-names = "kgsl_3d0_reg_memory", "cx_mem", "cx_dbgc";
2171                         interrupts = <GIC_SPI    1960                         interrupts = <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>;
2172                         iommus = <&adreno_smm    1961                         iommus = <&adreno_smmu 0>;
2173                         operating-points-v2 =    1962                         operating-points-v2 = <&gpu_opp_table>;
2174                         qcom,gmu = <&gmu>;       1963                         qcom,gmu = <&gmu>;
2175                                                  1964 
2176                         #cooling-cells = <2>;    1965                         #cooling-cells = <2>;
2177                                                  1966 
2178                         nvmem-cells = <&gpu_s    1967                         nvmem-cells = <&gpu_speed_bin>;
2179                         nvmem-cell-names = "s    1968                         nvmem-cell-names = "speed_bin";
2180                                                  1969 
2181                         interconnects = <&gem    1970                         interconnects = <&gem_noc MASTER_GFX3D 0 &mc_virt SLAVE_EBI1 0>;
2182                         interconnect-names =     1971                         interconnect-names = "gfx-mem";
2183                                                  1972 
2184                         gpu_opp_table: opp-ta    1973                         gpu_opp_table: opp-table {
2185                                 compatible =     1974                                 compatible = "operating-points-v2";
2186                                                  1975 
2187                                 opp-825000000    1976                                 opp-825000000 {
2188                                         opp-h    1977                                         opp-hz = /bits/ 64 <825000000>;
2189                                         opp-l    1978                                         opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>;
2190                                         opp-p    1979                                         opp-peak-kBps = <8532000>;
2191                                         opp-s    1980                                         opp-supported-hw = <0x04>;
2192                                 };               1981                                 };
2193                                                  1982 
2194                                 opp-800000000    1983                                 opp-800000000 {
2195                                         opp-h    1984                                         opp-hz = /bits/ 64 <800000000>;
2196                                         opp-l    1985                                         opp-level = <RPMH_REGULATOR_LEVEL_TURBO>;
2197                                         opp-p    1986                                         opp-peak-kBps = <8532000>;
2198                                         opp-s    1987                                         opp-supported-hw = <0x07>;
2199                                 };               1988                                 };
2200                                                  1989 
2201                                 opp-650000000    1990                                 opp-650000000 {
2202                                         opp-h    1991                                         opp-hz = /bits/ 64 <650000000>;
2203                                         opp-l    1992                                         opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>;
2204                                         opp-p    1993                                         opp-peak-kBps = <7216000>;
2205                                         opp-s    1994                                         opp-supported-hw = <0x07>;
2206                                 };               1995                                 };
2207                                                  1996 
2208                                 opp-565000000    1997                                 opp-565000000 {
2209                                         opp-h    1998                                         opp-hz = /bits/ 64 <565000000>;
2210                                         opp-l    1999                                         opp-level = <RPMH_REGULATOR_LEVEL_NOM>;
2211                                         opp-p    2000                                         opp-peak-kBps = <5412000>;
2212                                         opp-s    2001                                         opp-supported-hw = <0x07>;
2213                                 };               2002                                 };
2214                                                  2003 
2215                                 opp-430000000    2004                                 opp-430000000 {
2216                                         opp-h    2005                                         opp-hz = /bits/ 64 <430000000>;
2217                                         opp-l    2006                                         opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>;
2218                                         opp-p    2007                                         opp-peak-kBps = <5412000>;
2219                                         opp-s    2008                                         opp-supported-hw = <0x07>;
2220                                 };               2009                                 };
2221                                                  2010 
2222                                 opp-355000000    2011                                 opp-355000000 {
2223                                         opp-h    2012                                         opp-hz = /bits/ 64 <355000000>;
2224                                         opp-l    2013                                         opp-level = <RPMH_REGULATOR_LEVEL_SVS>;
2225                                         opp-p    2014                                         opp-peak-kBps = <3072000>;
2226                                         opp-s    2015                                         opp-supported-hw = <0x07>;
2227                                 };               2016                                 };
2228                                                  2017 
2229                                 opp-267000000    2018                                 opp-267000000 {
2230                                         opp-h    2019                                         opp-hz = /bits/ 64 <267000000>;
2231                                         opp-l    2020                                         opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>;
2232                                         opp-p    2021                                         opp-peak-kBps = <3072000>;
2233                                         opp-s    2022                                         opp-supported-hw = <0x07>;
2234                                 };               2023                                 };
2235                                                  2024 
2236                                 opp-180000000    2025                                 opp-180000000 {
2237                                         opp-h    2026                                         opp-hz = /bits/ 64 <180000000>;
2238                                         opp-l    2027                                         opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>;
2239                                         opp-p    2028                                         opp-peak-kBps = <1804000>;
2240                                         opp-s    2029                                         opp-supported-hw = <0x07>;
2241                                 };               2030                                 };
2242                         };                       2031                         };
2243                 };                               2032                 };
2244                                                  2033 
2245                 adreno_smmu: iommu@5040000 {     2034                 adreno_smmu: iommu@5040000 {
2246                         compatible = "qcom,sc    2035                         compatible = "qcom,sc7180-smmu-v2", "qcom,adreno-smmu", "qcom,smmu-v2";
2247                         reg = <0 0x05040000 0    2036                         reg = <0 0x05040000 0 0x10000>;
2248                         #iommu-cells = <1>;      2037                         #iommu-cells = <1>;
2249                         #global-interrupts =     2038                         #global-interrupts = <2>;
2250                         interrupts = <GIC_SPI    2039                         interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
2251                                         <GIC_    2040                                         <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>,
2252                                         <GIC_    2041                                         <GIC_SPI 364 IRQ_TYPE_EDGE_RISING>,
2253                                         <GIC_    2042                                         <GIC_SPI 365 IRQ_TYPE_EDGE_RISING>,
2254                                         <GIC_    2043                                         <GIC_SPI 366 IRQ_TYPE_EDGE_RISING>,
2255                                         <GIC_    2044                                         <GIC_SPI 367 IRQ_TYPE_EDGE_RISING>,
2256                                         <GIC_    2045                                         <GIC_SPI 368 IRQ_TYPE_EDGE_RISING>,
2257                                         <GIC_    2046                                         <GIC_SPI 369 IRQ_TYPE_EDGE_RISING>,
2258                                         <GIC_    2047                                         <GIC_SPI 370 IRQ_TYPE_EDGE_RISING>,
2259                                         <GIC_    2048                                         <GIC_SPI 371 IRQ_TYPE_EDGE_RISING>;
2260                                                  2049 
2261                         clocks = <&gcc GCC_GP    2050                         clocks = <&gcc GCC_GPU_MEMNOC_GFX_CLK>,
2262                                 <&gcc GCC_GPU    2051                                 <&gcc GCC_GPU_CFG_AHB_CLK>;
2263                         clock-names = "bus",     2052                         clock-names = "bus", "iface";
2264                                                  2053 
2265                         power-domains = <&gpu    2054                         power-domains = <&gpucc CX_GDSC>;
2266                 };                               2055                 };
2267                                                  2056 
2268                 gmu: gmu@506a000 {               2057                 gmu: gmu@506a000 {
2269                         compatible = "qcom,ad !! 2058                         compatible="qcom,adreno-gmu-618.0", "qcom,adreno-gmu";
2270                         reg = <0 0x0506a000 0    2059                         reg = <0 0x0506a000 0 0x31000>, <0 0x0b290000 0 0x10000>,
2271                                 <0 0x0b490000    2060                                 <0 0x0b490000 0 0x10000>;
2272                         reg-names = "gmu", "g    2061                         reg-names = "gmu", "gmu_pdc", "gmu_pdc_seq";
2273                         interrupts = <GIC_SPI    2062                         interrupts = <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
2274                                    <GIC_SPI 3    2063                                    <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>;
2275                         interrupt-names = "hf    2064                         interrupt-names = "hfi", "gmu";
2276                         clocks = <&gpucc GPU_    2065                         clocks = <&gpucc GPU_CC_CX_GMU_CLK>,
2277                                <&gpucc GPU_CC    2066                                <&gpucc GPU_CC_CXO_CLK>,
2278                                <&gcc GCC_DDRS    2067                                <&gcc GCC_DDRSS_GPU_AXI_CLK>,
2279                                <&gcc GCC_GPU_    2068                                <&gcc GCC_GPU_MEMNOC_GFX_CLK>;
2280                         clock-names = "gmu",     2069                         clock-names = "gmu", "cxo", "axi", "memnoc";
2281                         power-domains = <&gpu    2070                         power-domains = <&gpucc CX_GDSC>, <&gpucc GX_GDSC>;
2282                         power-domain-names =     2071                         power-domain-names = "cx", "gx";
2283                         iommus = <&adreno_smm    2072                         iommus = <&adreno_smmu 5>;
2284                         operating-points-v2 =    2073                         operating-points-v2 = <&gmu_opp_table>;
2285                                                  2074 
2286                         gmu_opp_table: opp-ta    2075                         gmu_opp_table: opp-table {
2287                                 compatible =     2076                                 compatible = "operating-points-v2";
2288                                                  2077 
2289                                 opp-200000000    2078                                 opp-200000000 {
2290                                         opp-h    2079                                         opp-hz = /bits/ 64 <200000000>;
2291                                         opp-l    2080                                         opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>;
2292                                 };               2081                                 };
2293                         };                       2082                         };
2294                 };                               2083                 };
2295                                                  2084 
2296                 gpucc: clock-controller@50900    2085                 gpucc: clock-controller@5090000 {
2297                         compatible = "qcom,sc    2086                         compatible = "qcom,sc7180-gpucc";
2298                         reg = <0 0x05090000 0    2087                         reg = <0 0x05090000 0 0x9000>;
2299                         clocks = <&rpmhcc RPM    2088                         clocks = <&rpmhcc RPMH_CXO_CLK>,
2300                                  <&gcc GCC_GP    2089                                  <&gcc GCC_GPU_GPLL0_CLK_SRC>,
2301                                  <&gcc GCC_GP    2090                                  <&gcc GCC_GPU_GPLL0_DIV_CLK_SRC>;
2302                         clock-names = "bi_tcx    2091                         clock-names = "bi_tcxo",
2303                                       "gcc_gp    2092                                       "gcc_gpu_gpll0_clk_src",
2304                                       "gcc_gp    2093                                       "gcc_gpu_gpll0_div_clk_src";
2305                         #clock-cells = <1>;      2094                         #clock-cells = <1>;
2306                         #reset-cells = <1>;      2095                         #reset-cells = <1>;
2307                         #power-domain-cells =    2096                         #power-domain-cells = <1>;
2308                 };                               2097                 };
2309                                                  2098 
2310                 dma@10a2000 {                 << 
2311                         compatible = "qcom,sc << 
2312                         reg = <0x0 0x010a2000 << 
2313                               <0x0 0x010ae000 << 
2314                         status = "disabled";  << 
2315                 };                            << 
2316                                               << 
2317                 stm@6002000 {                    2099                 stm@6002000 {
2318                         compatible = "arm,cor    2100                         compatible = "arm,coresight-stm", "arm,primecell";
2319                         reg = <0 0x06002000 0    2101                         reg = <0 0x06002000 0 0x1000>,
2320                               <0 0x16280000 0    2102                               <0 0x16280000 0 0x180000>;
2321                         reg-names = "stm-base    2103                         reg-names = "stm-base", "stm-stimulus-base";
2322                                                  2104 
2323                         clocks = <&aoss_qmp>;    2105                         clocks = <&aoss_qmp>;
2324                         clock-names = "apb_pc    2106                         clock-names = "apb_pclk";
2325                                                  2107 
2326                         out-ports {              2108                         out-ports {
2327                                 port {           2109                                 port {
2328                                         stm_o    2110                                         stm_out: endpoint {
2329                                                  2111                                                 remote-endpoint = <&funnel0_in7>;
2330                                         };       2112                                         };
2331                                 };               2113                                 };
2332                         };                       2114                         };
2333                 };                               2115                 };
2334                                                  2116 
2335                 funnel@6041000 {                 2117                 funnel@6041000 {
2336                         compatible = "arm,cor    2118                         compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
2337                         reg = <0 0x06041000 0    2119                         reg = <0 0x06041000 0 0x1000>;
2338                                                  2120 
2339                         clocks = <&aoss_qmp>;    2121                         clocks = <&aoss_qmp>;
2340                         clock-names = "apb_pc    2122                         clock-names = "apb_pclk";
2341                                                  2123 
2342                         out-ports {              2124                         out-ports {
2343                                 port {           2125                                 port {
2344                                         funne    2126                                         funnel0_out: endpoint {
2345                                                  2127                                                 remote-endpoint = <&merge_funnel_in0>;
2346                                         };       2128                                         };
2347                                 };               2129                                 };
2348                         };                       2130                         };
2349                                                  2131 
2350                         in-ports {               2132                         in-ports {
2351                                 #address-cell    2133                                 #address-cells = <1>;
2352                                 #size-cells =    2134                                 #size-cells = <0>;
2353                                                  2135 
2354                                 port@7 {         2136                                 port@7 {
2355                                         reg =    2137                                         reg = <7>;
2356                                         funne    2138                                         funnel0_in7: endpoint {
2357                                                  2139                                                 remote-endpoint = <&stm_out>;
2358                                         };       2140                                         };
2359                                 };               2141                                 };
2360                         };                       2142                         };
2361                 };                               2143                 };
2362                                                  2144 
2363                 funnel@6042000 {                 2145                 funnel@6042000 {
2364                         compatible = "arm,cor    2146                         compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
2365                         reg = <0 0x06042000 0    2147                         reg = <0 0x06042000 0 0x1000>;
2366                                                  2148 
2367                         clocks = <&aoss_qmp>;    2149                         clocks = <&aoss_qmp>;
2368                         clock-names = "apb_pc    2150                         clock-names = "apb_pclk";
2369                                                  2151 
2370                         out-ports {              2152                         out-ports {
2371                                 port {           2153                                 port {
2372                                         funne    2154                                         funnel1_out: endpoint {
2373                                                  2155                                                 remote-endpoint = <&merge_funnel_in1>;
2374                                         };       2156                                         };
2375                                 };               2157                                 };
2376                         };                       2158                         };
2377                                                  2159 
2378                         in-ports {               2160                         in-ports {
2379                                 #address-cell    2161                                 #address-cells = <1>;
2380                                 #size-cells =    2162                                 #size-cells = <0>;
2381                                                  2163 
2382                                 port@4 {         2164                                 port@4 {
2383                                         reg =    2165                                         reg = <4>;
2384                                         funne    2166                                         funnel1_in4: endpoint {
2385                                                  2167                                                 remote-endpoint = <&apss_merge_funnel_out>;
2386                                         };       2168                                         };
2387                                 };               2169                                 };
2388                         };                       2170                         };
2389                 };                               2171                 };
2390                                                  2172 
2391                 funnel@6045000 {                 2173                 funnel@6045000 {
2392                         compatible = "arm,cor    2174                         compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
2393                         reg = <0 0x06045000 0    2175                         reg = <0 0x06045000 0 0x1000>;
2394                                                  2176 
2395                         clocks = <&aoss_qmp>;    2177                         clocks = <&aoss_qmp>;
2396                         clock-names = "apb_pc    2178                         clock-names = "apb_pclk";
2397                                                  2179 
2398                         out-ports {              2180                         out-ports {
2399                                 port {           2181                                 port {
2400                                         merge    2182                                         merge_funnel_out: endpoint {
2401                                                  2183                                                 remote-endpoint = <&swao_funnel_in>;
2402                                         };       2184                                         };
2403                                 };               2185                                 };
2404                         };                       2186                         };
2405                                                  2187 
2406                         in-ports {               2188                         in-ports {
2407                                 #address-cell    2189                                 #address-cells = <1>;
2408                                 #size-cells =    2190                                 #size-cells = <0>;
2409                                                  2191 
2410                                 port@0 {         2192                                 port@0 {
2411                                         reg =    2193                                         reg = <0>;
2412                                         merge    2194                                         merge_funnel_in0: endpoint {
2413                                                  2195                                                 remote-endpoint = <&funnel0_out>;
2414                                         };       2196                                         };
2415                                 };               2197                                 };
2416                                                  2198 
2417                                 port@1 {         2199                                 port@1 {
2418                                         reg =    2200                                         reg = <1>;
2419                                         merge    2201                                         merge_funnel_in1: endpoint {
2420                                                  2202                                                 remote-endpoint = <&funnel1_out>;
2421                                         };       2203                                         };
2422                                 };               2204                                 };
2423                         };                       2205                         };
2424                 };                               2206                 };
2425                                                  2207 
2426                 replicator@6046000 {             2208                 replicator@6046000 {
2427                         compatible = "arm,cor    2209                         compatible = "arm,coresight-dynamic-replicator", "arm,primecell";
2428                         reg = <0 0x06046000 0    2210                         reg = <0 0x06046000 0 0x1000>;
2429                                                  2211 
2430                         clocks = <&aoss_qmp>;    2212                         clocks = <&aoss_qmp>;
2431                         clock-names = "apb_pc    2213                         clock-names = "apb_pclk";
2432                                                  2214 
2433                         out-ports {              2215                         out-ports {
2434                                 port {           2216                                 port {
2435                                         repli    2217                                         replicator_out: endpoint {
2436                                                  2218                                                 remote-endpoint = <&etr_in>;
2437                                         };       2219                                         };
2438                                 };               2220                                 };
2439                         };                       2221                         };
2440                                                  2222 
2441                         in-ports {               2223                         in-ports {
2442                                 port {           2224                                 port {
2443                                         repli    2225                                         replicator_in: endpoint {
2444                                                  2226                                                 remote-endpoint = <&swao_replicator_out>;
2445                                         };       2227                                         };
2446                                 };               2228                                 };
2447                         };                       2229                         };
2448                 };                               2230                 };
2449                                                  2231 
2450                 etr@6048000 {                    2232                 etr@6048000 {
2451                         compatible = "arm,cor    2233                         compatible = "arm,coresight-tmc", "arm,primecell";
2452                         reg = <0 0x06048000 0    2234                         reg = <0 0x06048000 0 0x1000>;
2453                         iommus = <&apps_smmu     2235                         iommus = <&apps_smmu 0x04a0 0x20>;
2454                                                  2236 
2455                         clocks = <&aoss_qmp>;    2237                         clocks = <&aoss_qmp>;
2456                         clock-names = "apb_pc    2238                         clock-names = "apb_pclk";
2457                         arm,scatter-gather;      2239                         arm,scatter-gather;
2458                                                  2240 
2459                         in-ports {               2241                         in-ports {
2460                                 port {           2242                                 port {
2461                                         etr_i    2243                                         etr_in: endpoint {
2462                                                  2244                                                 remote-endpoint = <&replicator_out>;
2463                                         };       2245                                         };
2464                                 };               2246                                 };
2465                         };                       2247                         };
2466                 };                               2248                 };
2467                                                  2249 
2468                 funnel@6b04000 {                 2250                 funnel@6b04000 {
2469                         compatible = "arm,cor    2251                         compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
2470                         reg = <0 0x06b04000 0    2252                         reg = <0 0x06b04000 0 0x1000>;
2471                                                  2253 
2472                         clocks = <&aoss_qmp>;    2254                         clocks = <&aoss_qmp>;
2473                         clock-names = "apb_pc    2255                         clock-names = "apb_pclk";
2474                                                  2256 
2475                         out-ports {              2257                         out-ports {
2476                                 port {           2258                                 port {
2477                                         swao_    2259                                         swao_funnel_out: endpoint {
2478                                                  2260                                                 remote-endpoint = <&etf_in>;
2479                                         };       2261                                         };
2480                                 };               2262                                 };
2481                         };                       2263                         };
2482                                                  2264 
2483                         in-ports {               2265                         in-ports {
2484                                 #address-cell    2266                                 #address-cells = <1>;
2485                                 #size-cells =    2267                                 #size-cells = <0>;
2486                                                  2268 
2487                                 port@7 {         2269                                 port@7 {
2488                                         reg =    2270                                         reg = <7>;
2489                                         swao_    2271                                         swao_funnel_in: endpoint {
2490                                                  2272                                                 remote-endpoint = <&merge_funnel_out>;
2491                                         };       2273                                         };
2492                                 };               2274                                 };
2493                         };                       2275                         };
2494                 };                               2276                 };
2495                                                  2277 
2496                 etf@6b05000 {                    2278                 etf@6b05000 {
2497                         compatible = "arm,cor    2279                         compatible = "arm,coresight-tmc", "arm,primecell";
2498                         reg = <0 0x06b05000 0    2280                         reg = <0 0x06b05000 0 0x1000>;
2499                                                  2281 
2500                         clocks = <&aoss_qmp>;    2282                         clocks = <&aoss_qmp>;
2501                         clock-names = "apb_pc    2283                         clock-names = "apb_pclk";
2502                                                  2284 
2503                         out-ports {              2285                         out-ports {
2504                                 port {           2286                                 port {
2505                                         etf_o    2287                                         etf_out: endpoint {
2506                                                  2288                                                 remote-endpoint = <&swao_replicator_in>;
2507                                         };       2289                                         };
2508                                 };               2290                                 };
2509                         };                       2291                         };
2510                                                  2292 
2511                         in-ports {               2293                         in-ports {
2512                                 port {           2294                                 port {
2513                                         etf_i    2295                                         etf_in: endpoint {
2514                                                  2296                                                 remote-endpoint = <&swao_funnel_out>;
2515                                         };       2297                                         };
2516                                 };               2298                                 };
2517                         };                       2299                         };
2518                 };                               2300                 };
2519                                                  2301 
2520                 replicator@6b06000 {             2302                 replicator@6b06000 {
2521                         compatible = "arm,cor    2303                         compatible = "arm,coresight-dynamic-replicator", "arm,primecell";
2522                         reg = <0 0x06b06000 0    2304                         reg = <0 0x06b06000 0 0x1000>;
2523                                                  2305 
2524                         clocks = <&aoss_qmp>;    2306                         clocks = <&aoss_qmp>;
2525                         clock-names = "apb_pc    2307                         clock-names = "apb_pclk";
2526                         qcom,replicator-loses    2308                         qcom,replicator-loses-context;
2527                                                  2309 
2528                         out-ports {              2310                         out-ports {
2529                                 port {           2311                                 port {
2530                                         swao_    2312                                         swao_replicator_out: endpoint {
2531                                                  2313                                                 remote-endpoint = <&replicator_in>;
2532                                         };       2314                                         };
2533                                 };               2315                                 };
2534                         };                       2316                         };
2535                                                  2317 
2536                         in-ports {               2318                         in-ports {
2537                                 port {           2319                                 port {
2538                                         swao_    2320                                         swao_replicator_in: endpoint {
2539                                                  2321                                                 remote-endpoint = <&etf_out>;
2540                                         };       2322                                         };
2541                                 };               2323                                 };
2542                         };                       2324                         };
2543                 };                               2325                 };
2544                                                  2326 
2545                 etm@7040000 {                    2327                 etm@7040000 {
2546                         compatible = "arm,cor    2328                         compatible = "arm,coresight-etm4x", "arm,primecell";
2547                         reg = <0 0x07040000 0    2329                         reg = <0 0x07040000 0 0x1000>;
2548                                                  2330 
2549                         cpu = <&CPU0>;           2331                         cpu = <&CPU0>;
2550                                                  2332 
2551                         clocks = <&aoss_qmp>;    2333                         clocks = <&aoss_qmp>;
2552                         clock-names = "apb_pc    2334                         clock-names = "apb_pclk";
2553                         arm,coresight-loses-c    2335                         arm,coresight-loses-context-with-cpu;
2554                         qcom,skip-power-up;      2336                         qcom,skip-power-up;
2555                                                  2337 
2556                         out-ports {              2338                         out-ports {
2557                                 port {           2339                                 port {
2558                                         etm0_    2340                                         etm0_out: endpoint {
2559                                                  2341                                                 remote-endpoint = <&apss_funnel_in0>;
2560                                         };       2342                                         };
2561                                 };               2343                                 };
2562                         };                       2344                         };
2563                 };                               2345                 };
2564                                                  2346 
2565                 etm@7140000 {                    2347                 etm@7140000 {
2566                         compatible = "arm,cor    2348                         compatible = "arm,coresight-etm4x", "arm,primecell";
2567                         reg = <0 0x07140000 0    2349                         reg = <0 0x07140000 0 0x1000>;
2568                                                  2350 
2569                         cpu = <&CPU1>;           2351                         cpu = <&CPU1>;
2570                                                  2352 
2571                         clocks = <&aoss_qmp>;    2353                         clocks = <&aoss_qmp>;
2572                         clock-names = "apb_pc    2354                         clock-names = "apb_pclk";
2573                         arm,coresight-loses-c    2355                         arm,coresight-loses-context-with-cpu;
2574                         qcom,skip-power-up;      2356                         qcom,skip-power-up;
2575                                                  2357 
2576                         out-ports {              2358                         out-ports {
2577                                 port {           2359                                 port {
2578                                         etm1_    2360                                         etm1_out: endpoint {
2579                                                  2361                                                 remote-endpoint = <&apss_funnel_in1>;
2580                                         };       2362                                         };
2581                                 };               2363                                 };
2582                         };                       2364                         };
2583                 };                               2365                 };
2584                                                  2366 
2585                 etm@7240000 {                    2367                 etm@7240000 {
2586                         compatible = "arm,cor    2368                         compatible = "arm,coresight-etm4x", "arm,primecell";
2587                         reg = <0 0x07240000 0    2369                         reg = <0 0x07240000 0 0x1000>;
2588                                                  2370 
2589                         cpu = <&CPU2>;           2371                         cpu = <&CPU2>;
2590                                                  2372 
2591                         clocks = <&aoss_qmp>;    2373                         clocks = <&aoss_qmp>;
2592                         clock-names = "apb_pc    2374                         clock-names = "apb_pclk";
2593                         arm,coresight-loses-c    2375                         arm,coresight-loses-context-with-cpu;
2594                         qcom,skip-power-up;      2376                         qcom,skip-power-up;
2595                                                  2377 
2596                         out-ports {              2378                         out-ports {
2597                                 port {           2379                                 port {
2598                                         etm2_    2380                                         etm2_out: endpoint {
2599                                                  2381                                                 remote-endpoint = <&apss_funnel_in2>;
2600                                         };       2382                                         };
2601                                 };               2383                                 };
2602                         };                       2384                         };
2603                 };                               2385                 };
2604                                                  2386 
2605                 etm@7340000 {                    2387                 etm@7340000 {
2606                         compatible = "arm,cor    2388                         compatible = "arm,coresight-etm4x", "arm,primecell";
2607                         reg = <0 0x07340000 0    2389                         reg = <0 0x07340000 0 0x1000>;
2608                                                  2390 
2609                         cpu = <&CPU3>;           2391                         cpu = <&CPU3>;
2610                                                  2392 
2611                         clocks = <&aoss_qmp>;    2393                         clocks = <&aoss_qmp>;
2612                         clock-names = "apb_pc    2394                         clock-names = "apb_pclk";
2613                         arm,coresight-loses-c    2395                         arm,coresight-loses-context-with-cpu;
2614                         qcom,skip-power-up;      2396                         qcom,skip-power-up;
2615                                                  2397 
2616                         out-ports {              2398                         out-ports {
2617                                 port {           2399                                 port {
2618                                         etm3_    2400                                         etm3_out: endpoint {
2619                                                  2401                                                 remote-endpoint = <&apss_funnel_in3>;
2620                                         };       2402                                         };
2621                                 };               2403                                 };
2622                         };                       2404                         };
2623                 };                               2405                 };
2624                                                  2406 
2625                 etm@7440000 {                    2407                 etm@7440000 {
2626                         compatible = "arm,cor    2408                         compatible = "arm,coresight-etm4x", "arm,primecell";
2627                         reg = <0 0x07440000 0    2409                         reg = <0 0x07440000 0 0x1000>;
2628                                                  2410 
2629                         cpu = <&CPU4>;           2411                         cpu = <&CPU4>;
2630                                                  2412 
2631                         clocks = <&aoss_qmp>;    2413                         clocks = <&aoss_qmp>;
2632                         clock-names = "apb_pc    2414                         clock-names = "apb_pclk";
2633                         arm,coresight-loses-c    2415                         arm,coresight-loses-context-with-cpu;
2634                         qcom,skip-power-up;      2416                         qcom,skip-power-up;
2635                                                  2417 
2636                         out-ports {              2418                         out-ports {
2637                                 port {           2419                                 port {
2638                                         etm4_    2420                                         etm4_out: endpoint {
2639                                                  2421                                                 remote-endpoint = <&apss_funnel_in4>;
2640                                         };       2422                                         };
2641                                 };               2423                                 };
2642                         };                       2424                         };
2643                 };                               2425                 };
2644                                                  2426 
2645                 etm@7540000 {                    2427                 etm@7540000 {
2646                         compatible = "arm,cor    2428                         compatible = "arm,coresight-etm4x", "arm,primecell";
2647                         reg = <0 0x07540000 0    2429                         reg = <0 0x07540000 0 0x1000>;
2648                                                  2430 
2649                         cpu = <&CPU5>;           2431                         cpu = <&CPU5>;
2650                                                  2432 
2651                         clocks = <&aoss_qmp>;    2433                         clocks = <&aoss_qmp>;
2652                         clock-names = "apb_pc    2434                         clock-names = "apb_pclk";
2653                         arm,coresight-loses-c    2435                         arm,coresight-loses-context-with-cpu;
2654                         qcom,skip-power-up;      2436                         qcom,skip-power-up;
2655                                                  2437 
2656                         out-ports {              2438                         out-ports {
2657                                 port {           2439                                 port {
2658                                         etm5_    2440                                         etm5_out: endpoint {
2659                                                  2441                                                 remote-endpoint = <&apss_funnel_in5>;
2660                                         };       2442                                         };
2661                                 };               2443                                 };
2662                         };                       2444                         };
2663                 };                               2445                 };
2664                                                  2446 
2665                 etm@7640000 {                    2447                 etm@7640000 {
2666                         compatible = "arm,cor    2448                         compatible = "arm,coresight-etm4x", "arm,primecell";
2667                         reg = <0 0x07640000 0    2449                         reg = <0 0x07640000 0 0x1000>;
2668                                                  2450 
2669                         cpu = <&CPU6>;           2451                         cpu = <&CPU6>;
2670                                                  2452 
2671                         clocks = <&aoss_qmp>;    2453                         clocks = <&aoss_qmp>;
2672                         clock-names = "apb_pc    2454                         clock-names = "apb_pclk";
2673                         arm,coresight-loses-c    2455                         arm,coresight-loses-context-with-cpu;
2674                         qcom,skip-power-up;      2456                         qcom,skip-power-up;
2675                                                  2457 
2676                         out-ports {              2458                         out-ports {
2677                                 port {           2459                                 port {
2678                                         etm6_    2460                                         etm6_out: endpoint {
2679                                                  2461                                                 remote-endpoint = <&apss_funnel_in6>;
2680                                         };       2462                                         };
2681                                 };               2463                                 };
2682                         };                       2464                         };
2683                 };                               2465                 };
2684                                                  2466 
2685                 etm@7740000 {                    2467                 etm@7740000 {
2686                         compatible = "arm,cor    2468                         compatible = "arm,coresight-etm4x", "arm,primecell";
2687                         reg = <0 0x07740000 0    2469                         reg = <0 0x07740000 0 0x1000>;
2688                                                  2470 
2689                         cpu = <&CPU7>;           2471                         cpu = <&CPU7>;
2690                                                  2472 
2691                         clocks = <&aoss_qmp>;    2473                         clocks = <&aoss_qmp>;
2692                         clock-names = "apb_pc    2474                         clock-names = "apb_pclk";
2693                         arm,coresight-loses-c    2475                         arm,coresight-loses-context-with-cpu;
2694                         qcom,skip-power-up;      2476                         qcom,skip-power-up;
2695                                                  2477 
2696                         out-ports {              2478                         out-ports {
2697                                 port {           2479                                 port {
2698                                         etm7_    2480                                         etm7_out: endpoint {
2699                                                  2481                                                 remote-endpoint = <&apss_funnel_in7>;
2700                                         };       2482                                         };
2701                                 };               2483                                 };
2702                         };                       2484                         };
2703                 };                               2485                 };
2704                                                  2486 
2705                 funnel@7800000 { /* APSS Funn    2487                 funnel@7800000 { /* APSS Funnel */
2706                         compatible = "arm,cor    2488                         compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
2707                         reg = <0 0x07800000 0    2489                         reg = <0 0x07800000 0 0x1000>;
2708                                                  2490 
2709                         clocks = <&aoss_qmp>;    2491                         clocks = <&aoss_qmp>;
2710                         clock-names = "apb_pc    2492                         clock-names = "apb_pclk";
2711                                                  2493 
2712                         out-ports {              2494                         out-ports {
2713                                 port {           2495                                 port {
2714                                         apss_    2496                                         apss_funnel_out: endpoint {
2715                                                  2497                                                 remote-endpoint = <&apss_merge_funnel_in>;
2716                                         };       2498                                         };
2717                                 };               2499                                 };
2718                         };                       2500                         };
2719                                                  2501 
2720                         in-ports {               2502                         in-ports {
2721                                 #address-cell    2503                                 #address-cells = <1>;
2722                                 #size-cells =    2504                                 #size-cells = <0>;
2723                                                  2505 
2724                                 port@0 {         2506                                 port@0 {
2725                                         reg =    2507                                         reg = <0>;
2726                                         apss_    2508                                         apss_funnel_in0: endpoint {
2727                                                  2509                                                 remote-endpoint = <&etm0_out>;
2728                                         };       2510                                         };
2729                                 };               2511                                 };
2730                                                  2512 
2731                                 port@1 {         2513                                 port@1 {
2732                                         reg =    2514                                         reg = <1>;
2733                                         apss_    2515                                         apss_funnel_in1: endpoint {
2734                                                  2516                                                 remote-endpoint = <&etm1_out>;
2735                                         };       2517                                         };
2736                                 };               2518                                 };
2737                                                  2519 
2738                                 port@2 {         2520                                 port@2 {
2739                                         reg =    2521                                         reg = <2>;
2740                                         apss_    2522                                         apss_funnel_in2: endpoint {
2741                                                  2523                                                 remote-endpoint = <&etm2_out>;
2742                                         };       2524                                         };
2743                                 };               2525                                 };
2744                                                  2526 
2745                                 port@3 {         2527                                 port@3 {
2746                                         reg =    2528                                         reg = <3>;
2747                                         apss_    2529                                         apss_funnel_in3: endpoint {
2748                                                  2530                                                 remote-endpoint = <&etm3_out>;
2749                                         };       2531                                         };
2750                                 };               2532                                 };
2751                                                  2533 
2752                                 port@4 {         2534                                 port@4 {
2753                                         reg =    2535                                         reg = <4>;
2754                                         apss_    2536                                         apss_funnel_in4: endpoint {
2755                                                  2537                                                 remote-endpoint = <&etm4_out>;
2756                                         };       2538                                         };
2757                                 };               2539                                 };
2758                                                  2540 
2759                                 port@5 {         2541                                 port@5 {
2760                                         reg =    2542                                         reg = <5>;
2761                                         apss_    2543                                         apss_funnel_in5: endpoint {
2762                                                  2544                                                 remote-endpoint = <&etm5_out>;
2763                                         };       2545                                         };
2764                                 };               2546                                 };
2765                                                  2547 
2766                                 port@6 {         2548                                 port@6 {
2767                                         reg =    2549                                         reg = <6>;
2768                                         apss_    2550                                         apss_funnel_in6: endpoint {
2769                                                  2551                                                 remote-endpoint = <&etm6_out>;
2770                                         };       2552                                         };
2771                                 };               2553                                 };
2772                                                  2554 
2773                                 port@7 {         2555                                 port@7 {
2774                                         reg =    2556                                         reg = <7>;
2775                                         apss_    2557                                         apss_funnel_in7: endpoint {
2776                                                  2558                                                 remote-endpoint = <&etm7_out>;
2777                                         };       2559                                         };
2778                                 };               2560                                 };
2779                         };                       2561                         };
2780                 };                               2562                 };
2781                                                  2563 
2782                 funnel@7810000 {                 2564                 funnel@7810000 {
2783                         compatible = "arm,cor    2565                         compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
2784                         reg = <0 0x07810000 0    2566                         reg = <0 0x07810000 0 0x1000>;
2785                                                  2567 
2786                         clocks = <&aoss_qmp>;    2568                         clocks = <&aoss_qmp>;
2787                         clock-names = "apb_pc    2569                         clock-names = "apb_pclk";
2788                                                  2570 
2789                         out-ports {              2571                         out-ports {
2790                                 port {           2572                                 port {
2791                                         apss_    2573                                         apss_merge_funnel_out: endpoint {
2792                                                  2574                                                 remote-endpoint = <&funnel1_in4>;
2793                                         };       2575                                         };
2794                                 };               2576                                 };
2795                         };                       2577                         };
2796                                                  2578 
2797                         in-ports {               2579                         in-ports {
2798                                 port {           2580                                 port {
2799                                         apss_    2581                                         apss_merge_funnel_in: endpoint {
2800                                                  2582                                                 remote-endpoint = <&apss_funnel_out>;
2801                                         };       2583                                         };
2802                                 };               2584                                 };
2803                         };                       2585                         };
2804                 };                               2586                 };
2805                                                  2587 
2806                 sdhc_2: mmc@8804000 {         !! 2588                 sdhc_2: sdhci@8804000 {
2807                         compatible = "qcom,sc    2589                         compatible = "qcom,sc7180-sdhci", "qcom,sdhci-msm-v5";
2808                         reg = <0 0x08804000 0    2590                         reg = <0 0x08804000 0 0x1000>;
2809                                                  2591 
2810                         iommus = <&apps_smmu     2592                         iommus = <&apps_smmu 0x80 0>;
2811                         interrupts = <GIC_SPI    2593                         interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
2812                                         <GIC_    2594                                         <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>;
2813                         interrupt-names = "hc    2595                         interrupt-names = "hc_irq", "pwr_irq";
2814                                                  2596 
2815                         clocks = <&gcc GCC_SD !! 2597                         clocks = <&gcc GCC_SDCC2_APPS_CLK>,
2816                                  <&gcc GCC_SD !! 2598                                  <&gcc GCC_SDCC2_AHB_CLK>,
2817                                  <&rpmhcc RPM    2599                                  <&rpmhcc RPMH_CXO_CLK>;
2818                         clock-names = "iface" !! 2600                         clock-names = "core", "iface", "xo";
2819                                                  2601 
2820                         interconnects = <&agg    2602                         interconnects = <&aggre1_noc MASTER_SDCC_2 0 &mc_virt SLAVE_EBI1 0>,
2821                                         <&gem    2603                                         <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_SDCC_2 0>;
2822                         interconnect-names =     2604                         interconnect-names = "sdhc-ddr","cpu-sdhc";
2823                         power-domains = <&rpm    2605                         power-domains = <&rpmhpd SC7180_CX>;
2824                         operating-points-v2 =    2606                         operating-points-v2 = <&sdhc2_opp_table>;
2825                                                  2607 
2826                         bus-width = <4>;         2608                         bus-width = <4>;
2827                                                  2609 
2828                         status = "disabled";     2610                         status = "disabled";
2829                                                  2611 
2830                         sdhc2_opp_table: opp- !! 2612                         sdhc2_opp_table: sdhc2-opp-table {
2831                                 compatible =     2613                                 compatible = "operating-points-v2";
2832                                                  2614 
2833                                 opp-100000000    2615                                 opp-100000000 {
2834                                         opp-h    2616                                         opp-hz = /bits/ 64 <100000000>;
2835                                         requi    2617                                         required-opps = <&rpmhpd_opp_low_svs>;
2836                                         opp-p    2618                                         opp-peak-kBps = <1800000 600000>;
2837                                         opp-a    2619                                         opp-avg-kBps = <100000 0>;
2838                                 };               2620                                 };
2839                                                  2621 
2840                                 opp-202000000    2622                                 opp-202000000 {
2841                                         opp-h    2623                                         opp-hz = /bits/ 64 <202000000>;
2842                                         requi    2624                                         required-opps = <&rpmhpd_opp_nom>;
2843                                         opp-p    2625                                         opp-peak-kBps = <5400000 1600000>;
2844                                         opp-a    2626                                         opp-avg-kBps = <200000 0>;
2845                                 };               2627                                 };
2846                         };                       2628                         };
2847                 };                               2629                 };
2848                                                  2630 
                                                   >> 2631                 qspi_opp_table: qspi-opp-table {
                                                   >> 2632                         compatible = "operating-points-v2";
                                                   >> 2633 
                                                   >> 2634                         opp-75000000 {
                                                   >> 2635                                 opp-hz = /bits/ 64 <75000000>;
                                                   >> 2636                                 required-opps = <&rpmhpd_opp_low_svs>;
                                                   >> 2637                         };
                                                   >> 2638 
                                                   >> 2639                         opp-150000000 {
                                                   >> 2640                                 opp-hz = /bits/ 64 <150000000>;
                                                   >> 2641                                 required-opps = <&rpmhpd_opp_svs>;
                                                   >> 2642                         };
                                                   >> 2643 
                                                   >> 2644                         opp-300000000 {
                                                   >> 2645                                 opp-hz = /bits/ 64 <300000000>;
                                                   >> 2646                                 required-opps = <&rpmhpd_opp_nom>;
                                                   >> 2647                         };
                                                   >> 2648                 };
                                                   >> 2649 
2849                 qspi: spi@88dc000 {              2650                 qspi: spi@88dc000 {
2850                         compatible = "qcom,sc    2651                         compatible = "qcom,sc7180-qspi", "qcom,qspi-v1";
2851                         reg = <0 0x088dc000 0    2652                         reg = <0 0x088dc000 0 0x600>;
2852                         iommus = <&apps_smmu  << 
2853                         #address-cells = <1>;    2653                         #address-cells = <1>;
2854                         #size-cells = <0>;       2654                         #size-cells = <0>;
2855                         interrupts = <GIC_SPI    2655                         interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
2856                         clocks = <&gcc GCC_QS    2656                         clocks = <&gcc GCC_QSPI_CNOC_PERIPH_AHB_CLK>,
2857                                  <&gcc GCC_QS    2657                                  <&gcc GCC_QSPI_CORE_CLK>;
2858                         clock-names = "iface"    2658                         clock-names = "iface", "core";
2859                         interconnects = <&gem    2659                         interconnects = <&gem_noc MASTER_APPSS_PROC 0
2860                                         &conf    2660                                         &config_noc SLAVE_QSPI_0 0>;
2861                         interconnect-names =     2661                         interconnect-names = "qspi-config";
2862                         power-domains = <&rpm    2662                         power-domains = <&rpmhpd SC7180_CX>;
2863                         operating-points-v2 =    2663                         operating-points-v2 = <&qspi_opp_table>;
2864                         status = "disabled";     2664                         status = "disabled";
2865                 };                               2665                 };
2866                                                  2666 
2867                 usb_1_hsphy: phy@88e3000 {       2667                 usb_1_hsphy: phy@88e3000 {
2868                         compatible = "qcom,sc    2668                         compatible = "qcom,sc7180-qusb2-phy", "qcom,qusb2-v2-phy";
2869                         reg = <0 0x088e3000 0    2669                         reg = <0 0x088e3000 0 0x400>;
2870                         status = "disabled";     2670                         status = "disabled";
2871                         #phy-cells = <0>;        2671                         #phy-cells = <0>;
2872                         clocks = <&gcc GCC_US    2672                         clocks = <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
2873                                  <&rpmhcc RPM    2673                                  <&rpmhcc RPMH_CXO_CLK>;
2874                         clock-names = "cfg_ah    2674                         clock-names = "cfg_ahb", "ref";
2875                         resets = <&gcc GCC_QU    2675                         resets = <&gcc GCC_QUSB2PHY_PRIM_BCR>;
2876                                                  2676 
2877                         nvmem-cells = <&qusb2    2677                         nvmem-cells = <&qusb2p_hstx_trim>;
2878                 };                               2678                 };
2879                                                  2679 
2880                 usb_1_qmpphy: phy@88e8000 {   !! 2680                 usb_1_qmpphy: phy-wrapper@88e9000 {
2881                         compatible = "qcom,sc    2681                         compatible = "qcom,sc7180-qmp-usb3-dp-phy";
2882                         reg = <0 0x088e8000 0 !! 2682                         reg = <0 0x088e9000 0 0x18c>,
                                                   >> 2683                               <0 0x088e8000 0 0x3c>,
                                                   >> 2684                               <0 0x088ea000 0 0x18c>;
2883                         status = "disabled";     2685                         status = "disabled";
                                                   >> 2686                         #address-cells = <2>;
                                                   >> 2687                         #size-cells = <2>;
                                                   >> 2688                         ranges;
2884                                                  2689 
2885                         clocks = <&gcc GCC_US    2690                         clocks = <&gcc GCC_USB3_PRIM_PHY_AUX_CLK>,
                                                   >> 2691                                  <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
2886                                  <&gcc GCC_US    2692                                  <&gcc GCC_USB3_PRIM_CLKREF_CLK>,
2887                                  <&gcc GCC_US !! 2693                                  <&gcc GCC_USB3_PRIM_PHY_COM_AUX_CLK>;
2888                                  <&gcc GCC_US !! 2694                         clock-names = "aux", "cfg_ahb", "ref", "com_aux";
2889                                  <&gcc GCC_US << 
2890                         clock-names = "aux",  << 
2891                                       "ref",  << 
2892                                       "com_au << 
2893                                       "usb3_p << 
2894                                       "cfg_ah << 
2895                                                  2695 
2896                         resets = <&gcc GCC_US    2696                         resets = <&gcc GCC_USB3_PHY_PRIM_BCR>,
2897                                  <&gcc GCC_US    2697                                  <&gcc GCC_USB3_DP_PHY_PRIM_BCR>;
2898                         reset-names = "phy",     2698                         reset-names = "phy", "common";
2899                                                  2699 
2900                         #clock-cells = <1>;   !! 2700                         usb_1_ssphy: usb3-phy@88e9200 {
2901                         #phy-cells = <1>;     !! 2701                                 reg = <0 0x088e9200 0 0x128>,
2902                 };                            !! 2702                                       <0 0x088e9400 0 0x200>,
2903                                               !! 2703                                       <0 0x088e9c00 0 0x218>,
2904                 pmu@90b6300 {                 !! 2704                                       <0 0x088e9600 0 0x128>,
2905                         compatible = "qcom,sc !! 2705                                       <0 0x088e9800 0 0x200>,
2906                         reg = <0 0x090b6300 0 !! 2706                                       <0 0x088e9a00 0 0x18>;
2907                         interrupts = <GIC_SPI !! 2707                                 #clock-cells = <0>;
2908                                               !! 2708                                 #phy-cells = <0>;
2909                         interconnects = <&gem !! 2709                                 clocks = <&gcc GCC_USB3_PRIM_PHY_PIPE_CLK>;
2910                                          &gem !! 2710                                 clock-names = "pipe0";
2911                         operating-points-v2 = !! 2711                                 clock-output-names = "usb3_phy_pipe_clk_src";
2912                                               << 
2913                         cpu_bwmon_opp_table:  << 
2914                                 compatible =  << 
2915                                               << 
2916                                 opp-0 {       << 
2917                                         opp-p << 
2918                                 };            << 
2919                                               << 
2920                                 opp-1 {       << 
2921                                         opp-p << 
2922                                 };            << 
2923                                               << 
2924                                 opp-2 {       << 
2925                                         opp-p << 
2926                                 };            << 
2927                                               << 
2928                                 opp-3 {       << 
2929                                         opp-p << 
2930                                 };            << 
2931                                               << 
2932                                 opp-4 {       << 
2933                                         opp-p << 
2934                                 };            << 
2935                                               << 
2936                                 opp-5 {       << 
2937                                         opp-p << 
2938                                 };            << 
2939                         };                       2712                         };
2940                 };                            << 
2941                                               << 
2942                 pmu@90cd000 {                 << 
2943                         compatible = "qcom,sc << 
2944                         reg = <0 0x090cd000 0 << 
2945                         interrupts = <GIC_SPI << 
2946                                               << 
2947                         interconnects = <&mc_ << 
2948                                          &mc_ << 
2949                         operating-points-v2 = << 
2950                                               << 
2951                         llcc_bwmon_opp_table: << 
2952                                 compatible =  << 
2953                                               << 
2954                                 opp-0 {       << 
2955                                         opp-p << 
2956                                 };            << 
2957                                               << 
2958                                 opp-1 {       << 
2959                                         opp-p << 
2960                                 };            << 
2961                                               << 
2962                                 opp-2 {       << 
2963                                         opp-p << 
2964                                 };            << 
2965                                               << 
2966                                 opp-3 {       << 
2967                                         opp-p << 
2968                                 };            << 
2969                                               << 
2970                                 opp-4 {       << 
2971                                         opp-p << 
2972                                 };            << 
2973                                                  2713 
2974                                 opp-5 {       !! 2714                         dp_phy: dp-phy@88ea200 {
2975                                         opp-p !! 2715                                 reg = <0 0x088ea200 0 0x200>,
2976                                 };            !! 2716                                       <0 0x088ea400 0 0x200>,
2977                                               !! 2717                                       <0 0x088eaa00 0 0x200>,
2978                                 opp-6 {       !! 2718                                       <0 0x088ea600 0 0x200>,
2979                                         opp-p !! 2719                                       <0 0x088ea800 0 0x200>;
2980                                 };            !! 2720                                 #clock-cells = <1>;
2981                                               !! 2721                                 #phy-cells = <0>;
2982                                 opp-7 {       << 
2983                                         opp-p << 
2984                                 };            << 
2985                         };                       2722                         };
2986                 };                               2723                 };
2987                                                  2724 
2988                 dc_noc: interconnect@9160000     2725                 dc_noc: interconnect@9160000 {
2989                         compatible = "qcom,sc    2726                         compatible = "qcom,sc7180-dc-noc";
2990                         reg = <0 0x09160000 0    2727                         reg = <0 0x09160000 0 0x03200>;
2991                         #interconnect-cells =    2728                         #interconnect-cells = <2>;
2992                         qcom,bcm-voters = <&a    2729                         qcom,bcm-voters = <&apps_bcm_voter>;
2993                 };                               2730                 };
2994                                                  2731 
2995                 system-cache-controller@92000    2732                 system-cache-controller@9200000 {
2996                         compatible = "qcom,sc    2733                         compatible = "qcom,sc7180-llcc";
2997                         reg = <0 0x09200000 0    2734                         reg = <0 0x09200000 0 0x50000>, <0 0x09600000 0 0x50000>;
2998                         reg-names = "llcc0_ba !! 2735                         reg-names = "llcc_base", "llcc_broadcast_base";
2999                         interrupts = <GIC_SPI    2736                         interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH>;
3000                 };                               2737                 };
3001                                                  2738 
3002                 gem_noc: interconnect@9680000    2739                 gem_noc: interconnect@9680000 {
3003                         compatible = "qcom,sc    2740                         compatible = "qcom,sc7180-gem-noc";
3004                         reg = <0 0x09680000 0    2741                         reg = <0 0x09680000 0 0x3e200>;
3005                         #interconnect-cells =    2742                         #interconnect-cells = <2>;
3006                         qcom,bcm-voters = <&a    2743                         qcom,bcm-voters = <&apps_bcm_voter>;
3007                 };                               2744                 };
3008                                                  2745 
3009                 npu_noc: interconnect@9990000    2746                 npu_noc: interconnect@9990000 {
3010                         compatible = "qcom,sc    2747                         compatible = "qcom,sc7180-npu-noc";
3011                         reg = <0 0x09990000 0    2748                         reg = <0 0x09990000 0 0x1600>;
3012                         #interconnect-cells =    2749                         #interconnect-cells = <2>;
3013                         qcom,bcm-voters = <&a    2750                         qcom,bcm-voters = <&apps_bcm_voter>;
3014                 };                               2751                 };
3015                                                  2752 
3016                 usb_1: usb@a6f8800 {             2753                 usb_1: usb@a6f8800 {
3017                         compatible = "qcom,sc    2754                         compatible = "qcom,sc7180-dwc3", "qcom,dwc3";
3018                         reg = <0 0x0a6f8800 0    2755                         reg = <0 0x0a6f8800 0 0x400>;
3019                         status = "disabled";     2756                         status = "disabled";
3020                         #address-cells = <2>;    2757                         #address-cells = <2>;
3021                         #size-cells = <2>;       2758                         #size-cells = <2>;
3022                         ranges;                  2759                         ranges;
3023                         dma-ranges;              2760                         dma-ranges;
3024                                                  2761 
3025                         clocks = <&gcc GCC_CF    2762                         clocks = <&gcc GCC_CFG_NOC_USB3_PRIM_AXI_CLK>,
3026                                  <&gcc GCC_US    2763                                  <&gcc GCC_USB30_PRIM_MASTER_CLK>,
3027                                  <&gcc GCC_AG    2764                                  <&gcc GCC_AGGRE_USB3_PRIM_AXI_CLK>,
3028                                  <&gcc GCC_US !! 2765                                  <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>,
3029                                  <&gcc GCC_US !! 2766                                  <&gcc GCC_USB30_PRIM_SLEEP_CLK>;
3030                         clock-names = "cfg_no !! 2767                         clock-names = "cfg_noc", "core", "iface", "mock_utmi",
3031                                       "core", !! 2768                                       "sleep";
3032                                       "iface" << 
3033                                       "sleep" << 
3034                                       "mock_u << 
3035                                                  2769 
3036                         assigned-clocks = <&g    2770                         assigned-clocks = <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>,
3037                                           <&g    2771                                           <&gcc GCC_USB30_PRIM_MASTER_CLK>;
3038                         assigned-clock-rates     2772                         assigned-clock-rates = <19200000>, <150000000>;
3039                                                  2773 
3040                         interrupts-extended = !! 2774                         interrupts-extended = <&intc GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
3041                                               !! 2775                                               <&pdc 6 IRQ_TYPE_LEVEL_HIGH>,
3042                                               !! 2776                                               <&pdc 8 IRQ_TYPE_LEVEL_HIGH>,
3043                                               !! 2777                                               <&pdc 9 IRQ_TYPE_LEVEL_HIGH>;
3044                                               !! 2778                         interrupt-names = "hs_phy_irq", "ss_phy_irq",
3045                         interrupt-names = "pw !! 2779                                           "dm_hs_phy_irq", "dp_hs_phy_irq";
3046                                           "hs << 
3047                                           "dp << 
3048                                           "dm << 
3049                                           "ss << 
3050                                                  2780 
3051                         power-domains = <&gcc    2781                         power-domains = <&gcc USB30_PRIM_GDSC>;
3052                         required-opps = <&rpm << 
3053                                                  2782 
3054                         resets = <&gcc GCC_US    2783                         resets = <&gcc GCC_USB30_PRIM_BCR>;
3055                                                  2784 
3056                         interconnects = <&agg    2785                         interconnects = <&aggre2_noc MASTER_USB3 0 &mc_virt SLAVE_EBI1 0>,
3057                                         <&gem    2786                                         <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_USB3 0>;
3058                         interconnect-names =     2787                         interconnect-names = "usb-ddr", "apps-usb";
3059                                                  2788 
3060                         wakeup-source;        !! 2789                         usb_1_dwc3: dwc3@a600000 {
3061                                               << 
3062                         usb_1_dwc3: usb@a6000 << 
3063                                 compatible =     2790                                 compatible = "snps,dwc3";
3064                                 reg = <0 0x0a    2791                                 reg = <0 0x0a600000 0 0xe000>;
3065                                 interrupts =     2792                                 interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
3066                                 iommus = <&ap    2793                                 iommus = <&apps_smmu 0x540 0>;
3067                                 snps,dis_u2_s    2794                                 snps,dis_u2_susphy_quirk;
3068                                 snps,dis_enbl    2795                                 snps,dis_enblslpm_quirk;
3069                                 snps,parkmode !! 2796                                 phys = <&usb_1_hsphy>, <&usb_1_ssphy>;
3070                                 phys = <&usb_ << 
3071                                 phy-names = "    2797                                 phy-names = "usb2-phy", "usb3-phy";
3072                                 maximum-speed    2798                                 maximum-speed = "super-speed";
3073                         };                       2799                         };
3074                 };                               2800                 };
3075                                                  2801 
3076                 venus: video-codec@aa00000 {     2802                 venus: video-codec@aa00000 {
3077                         compatible = "qcom,sc    2803                         compatible = "qcom,sc7180-venus";
3078                         reg = <0 0x0aa00000 0    2804                         reg = <0 0x0aa00000 0 0xff000>;
3079                         interrupts = <GIC_SPI    2805                         interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
3080                         power-domains = <&vid    2806                         power-domains = <&videocc VENUS_GDSC>,
3081                                         <&vid    2807                                         <&videocc VCODEC0_GDSC>,
3082                                         <&rpm    2808                                         <&rpmhpd SC7180_CX>;
3083                         power-domain-names =     2809                         power-domain-names = "venus", "vcodec0", "cx";
3084                         operating-points-v2 =    2810                         operating-points-v2 = <&venus_opp_table>;
3085                         clocks = <&videocc VI    2811                         clocks = <&videocc VIDEO_CC_VENUS_CTL_CORE_CLK>,
3086                                  <&videocc VI    2812                                  <&videocc VIDEO_CC_VENUS_AHB_CLK>,
3087                                  <&videocc VI    2813                                  <&videocc VIDEO_CC_VENUS_CTL_AXI_CLK>,
3088                                  <&videocc VI    2814                                  <&videocc VIDEO_CC_VCODEC0_CORE_CLK>,
3089                                  <&videocc VI    2815                                  <&videocc VIDEO_CC_VCODEC0_AXI_CLK>;
3090                         clock-names = "core",    2816                         clock-names = "core", "iface", "bus",
3091                                       "vcodec    2817                                       "vcodec0_core", "vcodec0_bus";
3092                         iommus = <&apps_smmu     2818                         iommus = <&apps_smmu 0x0c00 0x60>;
3093                         memory-region = <&ven    2819                         memory-region = <&venus_mem>;
3094                         interconnects = <&mms    2820                         interconnects = <&mmss_noc MASTER_VIDEO_P0 0 &mc_virt SLAVE_EBI1 0>,
3095                                         <&gem    2821                                         <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_VENUS_CFG 0>;
3096                         interconnect-names =     2822                         interconnect-names = "video-mem", "cpu-cfg";
3097                                                  2823 
3098                         video-decoder {          2824                         video-decoder {
3099                                 compatible =     2825                                 compatible = "venus-decoder";
3100                         };                       2826                         };
3101                                                  2827 
3102                         video-encoder {          2828                         video-encoder {
3103                                 compatible =     2829                                 compatible = "venus-encoder";
3104                         };                       2830                         };
3105                                                  2831 
3106                         venus_opp_table: opp- !! 2832                         venus_opp_table: venus-opp-table {
3107                                 compatible =     2833                                 compatible = "operating-points-v2";
3108                                                  2834 
3109                                 opp-150000000    2835                                 opp-150000000 {
3110                                         opp-h    2836                                         opp-hz = /bits/ 64 <150000000>;
3111                                         requi    2837                                         required-opps = <&rpmhpd_opp_low_svs>;
3112                                 };               2838                                 };
3113                                                  2839 
3114                                 opp-270000000    2840                                 opp-270000000 {
3115                                         opp-h    2841                                         opp-hz = /bits/ 64 <270000000>;
3116                                         requi    2842                                         required-opps = <&rpmhpd_opp_svs>;
3117                                 };               2843                                 };
3118                                                  2844 
3119                                 opp-340000000    2845                                 opp-340000000 {
3120                                         opp-h    2846                                         opp-hz = /bits/ 64 <340000000>;
3121                                         requi    2847                                         required-opps = <&rpmhpd_opp_svs_l1>;
3122                                 };               2848                                 };
3123                                                  2849 
3124                                 opp-434000000    2850                                 opp-434000000 {
3125                                         opp-h    2851                                         opp-hz = /bits/ 64 <434000000>;
3126                                         requi    2852                                         required-opps = <&rpmhpd_opp_nom>;
3127                                 };               2853                                 };
3128                                                  2854 
3129                                 opp-500000097    2855                                 opp-500000097 {
3130                                         opp-h    2856                                         opp-hz = /bits/ 64 <500000097>;
3131                                         requi    2857                                         required-opps = <&rpmhpd_opp_turbo>;
3132                                 };               2858                                 };
3133                         };                       2859                         };
3134                 };                               2860                 };
3135                                                  2861 
3136                 videocc: clock-controller@ab0    2862                 videocc: clock-controller@ab00000 {
3137                         compatible = "qcom,sc    2863                         compatible = "qcom,sc7180-videocc";
3138                         reg = <0 0x0ab00000 0    2864                         reg = <0 0x0ab00000 0 0x10000>;
3139                         clocks = <&rpmhcc RPM    2865                         clocks = <&rpmhcc RPMH_CXO_CLK>;
3140                         clock-names = "bi_tcx    2866                         clock-names = "bi_tcxo";
3141                         #clock-cells = <1>;      2867                         #clock-cells = <1>;
3142                         #reset-cells = <1>;      2868                         #reset-cells = <1>;
3143                         #power-domain-cells =    2869                         #power-domain-cells = <1>;
3144                 };                               2870                 };
3145                                                  2871 
3146                 camnoc_virt: interconnect@ac0    2872                 camnoc_virt: interconnect@ac00000 {
3147                         compatible = "qcom,sc    2873                         compatible = "qcom,sc7180-camnoc-virt";
3148                         reg = <0 0x0ac00000 0    2874                         reg = <0 0x0ac00000 0 0x1000>;
3149                         #interconnect-cells =    2875                         #interconnect-cells = <2>;
3150                         qcom,bcm-voters = <&a    2876                         qcom,bcm-voters = <&apps_bcm_voter>;
3151                 };                               2877                 };
3152                                                  2878 
3153                 camcc: clock-controller@ad000    2879                 camcc: clock-controller@ad00000 {
3154                         compatible = "qcom,sc    2880                         compatible = "qcom,sc7180-camcc";
3155                         reg = <0 0x0ad00000 0    2881                         reg = <0 0x0ad00000 0 0x10000>;
3156                         clocks = <&rpmhcc RPM    2882                         clocks = <&rpmhcc RPMH_CXO_CLK>,
3157                                <&gcc GCC_CAME    2883                                <&gcc GCC_CAMERA_AHB_CLK>,
3158                                <&gcc GCC_CAME    2884                                <&gcc GCC_CAMERA_XO_CLK>;
3159                         clock-names = "bi_tcx    2885                         clock-names = "bi_tcxo", "iface", "xo";
3160                         #clock-cells = <1>;      2886                         #clock-cells = <1>;
3161                         #reset-cells = <1>;      2887                         #reset-cells = <1>;
3162                         #power-domain-cells =    2888                         #power-domain-cells = <1>;
3163                 };                               2889                 };
3164                                                  2890 
3165                 mdss: display-subsystem@ae000 !! 2891                 mdss: mdss@ae00000 {
3166                         compatible = "qcom,sc    2892                         compatible = "qcom,sc7180-mdss";
3167                         reg = <0 0x0ae00000 0    2893                         reg = <0 0x0ae00000 0 0x1000>;
3168                         reg-names = "mdss";      2894                         reg-names = "mdss";
3169                                                  2895 
3170                         power-domains = <&dis    2896                         power-domains = <&dispcc MDSS_GDSC>;
3171                                                  2897 
3172                         clocks = <&gcc GCC_DI    2898                         clocks = <&gcc GCC_DISP_AHB_CLK>,
3173                                  <&dispcc DIS    2899                                  <&dispcc DISP_CC_MDSS_AHB_CLK>,
3174                                  <&dispcc DIS    2900                                  <&dispcc DISP_CC_MDSS_MDP_CLK>;
3175                         clock-names = "iface"    2901                         clock-names = "iface", "ahb", "core";
3176                                                  2902 
                                                   >> 2903                         assigned-clocks = <&dispcc DISP_CC_MDSS_MDP_CLK>;
                                                   >> 2904                         assigned-clock-rates = <300000000>;
                                                   >> 2905 
3177                         interrupts = <GIC_SPI    2906                         interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
3178                         interrupt-controller;    2907                         interrupt-controller;
3179                         #interrupt-cells = <1    2908                         #interrupt-cells = <1>;
3180                                                  2909 
3181                         interconnects = <&mms !! 2910                         interconnects = <&mmss_noc MASTER_MDP0 0 &mc_virt SLAVE_EBI1 0>;
3182                                          &mc_ !! 2911                         interconnect-names = "mdp0-mem";
3183                                         <&gem << 
3184                                          &con << 
3185                         interconnect-names =  << 
3186                                               << 
3187                                                  2912 
3188                         iommus = <&apps_smmu     2913                         iommus = <&apps_smmu 0x800 0x2>;
3189                                                  2914 
3190                         #address-cells = <2>;    2915                         #address-cells = <2>;
3191                         #size-cells = <2>;       2916                         #size-cells = <2>;
3192                         ranges;                  2917                         ranges;
3193                                                  2918 
3194                         status = "disabled";     2919                         status = "disabled";
3195                                                  2920 
3196                         mdp: display-controll !! 2921                         mdp: mdp@ae01000 {
3197                                 compatible =     2922                                 compatible = "qcom,sc7180-dpu";
3198                                 reg = <0 0x0a    2923                                 reg = <0 0x0ae01000 0 0x8f000>,
3199                                       <0 0x0a    2924                                       <0 0x0aeb0000 0 0x2008>;
3200                                 reg-names = "    2925                                 reg-names = "mdp", "vbif";
3201                                                  2926 
3202                                 clocks = <&gc    2927                                 clocks = <&gcc GCC_DISP_HF_AXI_CLK>,
3203                                          <&di    2928                                          <&dispcc DISP_CC_MDSS_AHB_CLK>,
3204                                          <&di    2929                                          <&dispcc DISP_CC_MDSS_ROT_CLK>,
3205                                          <&di    2930                                          <&dispcc DISP_CC_MDSS_MDP_LUT_CLK>,
3206                                          <&di    2931                                          <&dispcc DISP_CC_MDSS_MDP_CLK>,
3207                                          <&di    2932                                          <&dispcc DISP_CC_MDSS_VSYNC_CLK>;
3208                                 clock-names =    2933                                 clock-names = "bus", "iface", "rot", "lut", "core",
3209                                                  2934                                               "vsync";
3210                                 assigned-cloc !! 2935                                 assigned-clocks = <&dispcc DISP_CC_MDSS_MDP_CLK>,
                                                   >> 2936                                                   <&dispcc DISP_CC_MDSS_VSYNC_CLK>,
3211                                                  2937                                                   <&dispcc DISP_CC_MDSS_ROT_CLK>,
3212                                                  2938                                                   <&dispcc DISP_CC_MDSS_AHB_CLK>;
3213                                 assigned-cloc !! 2939                                 assigned-clock-rates = <300000000>,
                                                   >> 2940                                                        <19200000>,
3214                                                  2941                                                        <19200000>,
3215                                                  2942                                                        <19200000>;
3216                                 operating-poi    2943                                 operating-points-v2 = <&mdp_opp_table>;
3217                                 power-domains    2944                                 power-domains = <&rpmhpd SC7180_CX>;
3218                                                  2945 
3219                                 interrupt-par    2946                                 interrupt-parent = <&mdss>;
3220                                 interrupts =     2947                                 interrupts = <0>;
3221                                                  2948 
                                                   >> 2949                                 status = "disabled";
                                                   >> 2950 
3222                                 ports {          2951                                 ports {
3223                                         #addr    2952                                         #address-cells = <1>;
3224                                         #size    2953                                         #size-cells = <0>;
3225                                                  2954 
3226                                         port@    2955                                         port@0 {
3227                                                  2956                                                 reg = <0>;
3228                                                  2957                                                 dpu_intf1_out: endpoint {
3229                                               !! 2958                                                         remote-endpoint = <&dsi0_in>;
3230                                                  2959                                                 };
3231                                         };       2960                                         };
3232                                                  2961 
3233                                         port@    2962                                         port@2 {
3234                                                  2963                                                 reg = <2>;
3235                                                  2964                                                 dpu_intf0_out: endpoint {
3236                                                  2965                                                         remote-endpoint = <&dp_in>;
3237                                                  2966                                                 };
3238                                         };       2967                                         };
3239                                 };               2968                                 };
3240                                                  2969 
3241                                 mdp_opp_table !! 2970                                 mdp_opp_table: mdp-opp-table {
3242                                         compa    2971                                         compatible = "operating-points-v2";
3243                                                  2972 
3244                                         opp-2    2973                                         opp-200000000 {
3245                                                  2974                                                 opp-hz = /bits/ 64 <200000000>;
3246                                                  2975                                                 required-opps = <&rpmhpd_opp_low_svs>;
3247                                         };       2976                                         };
3248                                                  2977 
3249                                         opp-3    2978                                         opp-300000000 {
3250                                                  2979                                                 opp-hz = /bits/ 64 <300000000>;
3251                                                  2980                                                 required-opps = <&rpmhpd_opp_svs>;
3252                                         };       2981                                         };
3253                                                  2982 
3254                                         opp-3    2983                                         opp-345000000 {
3255                                                  2984                                                 opp-hz = /bits/ 64 <345000000>;
3256                                                  2985                                                 required-opps = <&rpmhpd_opp_svs_l1>;
3257                                         };       2986                                         };
3258                                                  2987 
3259                                         opp-4    2988                                         opp-460000000 {
3260                                                  2989                                                 opp-hz = /bits/ 64 <460000000>;
3261                                                  2990                                                 required-opps = <&rpmhpd_opp_nom>;
3262                                         };       2991                                         };
3263                                 };               2992                                 };
                                                   >> 2993 
3264                         };                       2994                         };
3265                                                  2995 
3266                         mdss_dsi0: dsi@ae9400 !! 2996                         dsi0: dsi@ae94000 {
3267                                 compatible =  !! 2997                                 compatible = "qcom,mdss-dsi-ctrl";
3268                                               << 
3269                                 reg = <0 0x0a    2998                                 reg = <0 0x0ae94000 0 0x400>;
3270                                 reg-names = "    2999                                 reg-names = "dsi_ctrl";
3271                                                  3000 
3272                                 interrupt-par    3001                                 interrupt-parent = <&mdss>;
3273                                 interrupts =     3002                                 interrupts = <4>;
3274                                                  3003 
3275                                 clocks = <&di    3004                                 clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK>,
3276                                          <&di    3005                                          <&dispcc DISP_CC_MDSS_BYTE0_INTF_CLK>,
3277                                          <&di    3006                                          <&dispcc DISP_CC_MDSS_PCLK0_CLK>,
3278                                          <&di    3007                                          <&dispcc DISP_CC_MDSS_ESC0_CLK>,
3279                                          <&di    3008                                          <&dispcc DISP_CC_MDSS_AHB_CLK>,
3280                                          <&gc    3009                                          <&gcc GCC_DISP_HF_AXI_CLK>;
3281                                 clock-names =    3010                                 clock-names = "byte",
3282                                                  3011                                               "byte_intf",
3283                                                  3012                                               "pixel",
3284                                                  3013                                               "core",
3285                                                  3014                                               "iface",
3286                                                  3015                                               "bus";
3287                                                  3016 
3288                                 assigned-cloc    3017                                 assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK_SRC>, <&dispcc DISP_CC_MDSS_PCLK0_CLK_SRC>;
3289                                 assigned-cloc !! 3018                                 assigned-clock-parents = <&dsi_phy 0>, <&dsi_phy 1>;
3290                                                  3019 
3291                                 operating-poi    3020                                 operating-points-v2 = <&dsi_opp_table>;
3292                                 power-domains    3021                                 power-domains = <&rpmhpd SC7180_CX>;
3293                                                  3022 
3294                                 phys = <&mdss !! 3023                                 phys = <&dsi_phy>;
                                                   >> 3024                                 phy-names = "dsi";
3295                                                  3025 
3296                                 #address-cell    3026                                 #address-cells = <1>;
3297                                 #size-cells =    3027                                 #size-cells = <0>;
3298                                                  3028 
3299                                 status = "dis    3029                                 status = "disabled";
3300                                                  3030 
3301                                 ports {          3031                                 ports {
3302                                         #addr    3032                                         #address-cells = <1>;
3303                                         #size    3033                                         #size-cells = <0>;
3304                                                  3034 
3305                                         port@    3035                                         port@0 {
3306                                                  3036                                                 reg = <0>;
3307                                               !! 3037                                                 dsi0_in: endpoint {
3308                                                  3038                                                         remote-endpoint = <&dpu_intf1_out>;
3309                                                  3039                                                 };
3310                                         };       3040                                         };
3311                                                  3041 
3312                                         port@    3042                                         port@1 {
3313                                                  3043                                                 reg = <1>;
3314                                               !! 3044                                                 dsi0_out: endpoint {
3315                                                  3045                                                 };
3316                                         };       3046                                         };
3317                                 };               3047                                 };
3318                                                  3048 
3319                                 dsi_opp_table !! 3049                                 dsi_opp_table: dsi-opp-table {
3320                                         compa    3050                                         compatible = "operating-points-v2";
3321                                                  3051 
3322                                         opp-1    3052                                         opp-187500000 {
3323                                                  3053                                                 opp-hz = /bits/ 64 <187500000>;
3324                                                  3054                                                 required-opps = <&rpmhpd_opp_low_svs>;
3325                                         };       3055                                         };
3326                                                  3056 
3327                                         opp-3    3057                                         opp-300000000 {
3328                                                  3058                                                 opp-hz = /bits/ 64 <300000000>;
3329                                                  3059                                                 required-opps = <&rpmhpd_opp_svs>;
3330                                         };       3060                                         };
3331                                                  3061 
3332                                         opp-3    3062                                         opp-358000000 {
3333                                                  3063                                                 opp-hz = /bits/ 64 <358000000>;
3334                                                  3064                                                 required-opps = <&rpmhpd_opp_svs_l1>;
3335                                         };       3065                                         };
3336                                 };               3066                                 };
3337                         };                       3067                         };
3338                                                  3068 
3339                         mdss_dsi0_phy: phy@ae !! 3069                         dsi_phy: dsi-phy@ae94400 {
3340                                 compatible =     3070                                 compatible = "qcom,dsi-phy-10nm";
3341                                 reg = <0 0x0a    3071                                 reg = <0 0x0ae94400 0 0x200>,
3342                                       <0 0x0a    3072                                       <0 0x0ae94600 0 0x280>,
3343                                       <0 0x0a    3073                                       <0 0x0ae94a00 0 0x1e0>;
3344                                 reg-names = "    3074                                 reg-names = "dsi_phy",
3345                                             "    3075                                             "dsi_phy_lane",
3346                                             "    3076                                             "dsi_pll";
3347                                                  3077 
3348                                 #clock-cells     3078                                 #clock-cells = <1>;
3349                                 #phy-cells =     3079                                 #phy-cells = <0>;
3350                                                  3080 
3351                                 clocks = <&di    3081                                 clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>,
3352                                          <&rp    3082                                          <&rpmhcc RPMH_CXO_CLK>;
3353                                 clock-names =    3083                                 clock-names = "iface", "ref";
3354                                                  3084 
3355                                 status = "dis    3085                                 status = "disabled";
3356                         };                       3086                         };
3357                                                  3087 
3358                         mdss_dp: displayport-    3088                         mdss_dp: displayport-controller@ae90000 {
3359                                 compatible =     3089                                 compatible = "qcom,sc7180-dp";
3360                                 status = "dis    3090                                 status = "disabled";
3361                                                  3091 
3362                                 reg = <0 0x0a !! 3092                                 reg = <0 0x0ae90000 0 0x1400>;
3363                                       <0 0x0a << 
3364                                       <0 0x0a << 
3365                                       <0 0x0a << 
3366                                       <0 0x0a << 
3367                                                  3093 
3368                                 interrupt-par    3094                                 interrupt-parent = <&mdss>;
3369                                 interrupts =     3095                                 interrupts = <12>;
3370                                                  3096 
3371                                 clocks = <&di    3097                                 clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>,
3372                                          <&di    3098                                          <&dispcc DISP_CC_MDSS_DP_AUX_CLK>,
3373                                          <&di    3099                                          <&dispcc DISP_CC_MDSS_DP_LINK_CLK>,
3374                                          <&di    3100                                          <&dispcc DISP_CC_MDSS_DP_LINK_INTF_CLK>,
3375                                          <&di    3101                                          <&dispcc DISP_CC_MDSS_DP_PIXEL_CLK>;
3376                                 clock-names =    3102                                 clock-names = "core_iface", "core_aux", "ctrl_link",
3377                                                  3103                                               "ctrl_link_iface", "stream_pixel";
                                                   >> 3104                                 #clock-cells = <1>;
3378                                 assigned-cloc    3105                                 assigned-clocks = <&dispcc DISP_CC_MDSS_DP_LINK_CLK_SRC>,
3379                                                  3106                                                   <&dispcc DISP_CC_MDSS_DP_PIXEL_CLK_SRC>;
3380                                 assigned-cloc !! 3107                                 assigned-clock-parents = <&dp_phy 0>, <&dp_phy 1>;
3381                                               !! 3108                                 phys = <&dp_phy>;
3382                                 phys = <&usb_ << 
3383                                 phy-names = "    3109                                 phy-names = "dp";
3384                                                  3110 
3385                                 operating-poi    3111                                 operating-points-v2 = <&dp_opp_table>;
3386                                 power-domains    3112                                 power-domains = <&rpmhpd SC7180_CX>;
3387                                                  3113 
3388                                 #sound-dai-ce    3114                                 #sound-dai-cells = <0>;
3389                                                  3115 
3390                                 ports {          3116                                 ports {
3391                                         #addr    3117                                         #address-cells = <1>;
3392                                         #size    3118                                         #size-cells = <0>;
3393                                         port@    3119                                         port@0 {
3394                                                  3120                                                 reg = <0>;
3395                                                  3121                                                 dp_in: endpoint {
3396                                                  3122                                                         remote-endpoint = <&dpu_intf0_out>;
3397                                                  3123                                                 };
3398                                         };       3124                                         };
3399                                                  3125 
3400                                         port@    3126                                         port@1 {
3401                                                  3127                                                 reg = <1>;
3402                                               !! 3128                                                 dp_out: endpoint { };
3403                                         };       3129                                         };
3404                                 };               3130                                 };
3405                                                  3131 
3406                                 dp_opp_table:    3132                                 dp_opp_table: opp-table {
3407                                         compa    3133                                         compatible = "operating-points-v2";
3408                                                  3134 
3409                                         opp-1    3135                                         opp-160000000 {
3410                                                  3136                                                 opp-hz = /bits/ 64 <160000000>;
3411                                                  3137                                                 required-opps = <&rpmhpd_opp_low_svs>;
3412                                         };       3138                                         };
3413                                                  3139 
3414                                         opp-2    3140                                         opp-270000000 {
3415                                                  3141                                                 opp-hz = /bits/ 64 <270000000>;
3416                                                  3142                                                 required-opps = <&rpmhpd_opp_svs>;
3417                                         };       3143                                         };
3418                                                  3144 
3419                                         opp-5    3145                                         opp-540000000 {
3420                                                  3146                                                 opp-hz = /bits/ 64 <540000000>;
3421                                                  3147                                                 required-opps = <&rpmhpd_opp_svs_l1>;
3422                                         };       3148                                         };
3423                                                  3149 
3424                                         opp-8    3150                                         opp-810000000 {
3425                                                  3151                                                 opp-hz = /bits/ 64 <810000000>;
3426                                                  3152                                                 required-opps = <&rpmhpd_opp_nom>;
3427                                         };       3153                                         };
3428                                 };               3154                                 };
3429                         };                       3155                         };
3430                 };                               3156                 };
3431                                                  3157 
3432                 dispcc: clock-controller@af00    3158                 dispcc: clock-controller@af00000 {
3433                         compatible = "qcom,sc    3159                         compatible = "qcom,sc7180-dispcc";
3434                         reg = <0 0x0af00000 0    3160                         reg = <0 0x0af00000 0 0x200000>;
3435                         clocks = <&rpmhcc RPM    3161                         clocks = <&rpmhcc RPMH_CXO_CLK>,
3436                                  <&gcc GCC_DI    3162                                  <&gcc GCC_DISP_GPLL0_CLK_SRC>,
3437                                  <&mdss_dsi0_ !! 3163                                  <&dsi_phy 0>,
3438                                  <&mdss_dsi0_ !! 3164                                  <&dsi_phy 1>,
3439                                  <&usb_1_qmpp !! 3165                                  <&dp_phy 0>,
3440                                  <&usb_1_qmpp !! 3166                                  <&dp_phy 1>;
3441                         clock-names = "bi_tcx    3167                         clock-names = "bi_tcxo",
3442                                       "gcc_di    3168                                       "gcc_disp_gpll0_clk_src",
3443                                       "dsi0_p    3169                                       "dsi0_phy_pll_out_byteclk",
3444                                       "dsi0_p    3170                                       "dsi0_phy_pll_out_dsiclk",
3445                                       "dp_phy    3171                                       "dp_phy_pll_link_clk",
3446                                       "dp_phy    3172                                       "dp_phy_pll_vco_div_clk";
3447                         #clock-cells = <1>;      3173                         #clock-cells = <1>;
3448                         #reset-cells = <1>;      3174                         #reset-cells = <1>;
3449                         #power-domain-cells =    3175                         #power-domain-cells = <1>;
3450                 };                               3176                 };
3451                                                  3177 
3452                 pdc: interrupt-controller@b22    3178                 pdc: interrupt-controller@b220000 {
3453                         compatible = "qcom,sc    3179                         compatible = "qcom,sc7180-pdc", "qcom,pdc";
3454                         reg = <0 0x0b220000 0    3180                         reg = <0 0x0b220000 0 0x30000>;
3455                         qcom,pdc-ranges = <0     3181                         qcom,pdc-ranges = <0 480 94>, <94 609 31>, <125 63 1>;
3456                         #interrupt-cells = <2    3182                         #interrupt-cells = <2>;
3457                         interrupt-parent = <&    3183                         interrupt-parent = <&intc>;
3458                         interrupt-controller;    3184                         interrupt-controller;
3459                 };                               3185                 };
3460                                                  3186 
3461                 pdc_reset: reset-controller@b    3187                 pdc_reset: reset-controller@b2e0000 {
3462                         compatible = "qcom,sc    3188                         compatible = "qcom,sc7180-pdc-global", "qcom,sdm845-pdc-global";
3463                         reg = <0 0x0b2e0000 0    3189                         reg = <0 0x0b2e0000 0 0x20000>;
3464                         #reset-cells = <1>;      3190                         #reset-cells = <1>;
3465                 };                               3191                 };
3466                                                  3192 
3467                 tsens0: thermal-sensor@c26300    3193                 tsens0: thermal-sensor@c263000 {
3468                         compatible = "qcom,sc    3194                         compatible = "qcom,sc7180-tsens","qcom,tsens-v2";
3469                         reg = <0 0x0c263000 0    3195                         reg = <0 0x0c263000 0 0x1ff>, /* TM */
3470                                 <0 0x0c222000    3196                                 <0 0x0c222000 0 0x1ff>; /* SROT */
3471                         #qcom,sensors = <15>;    3197                         #qcom,sensors = <15>;
3472                         interrupts = <GIC_SPI    3198                         interrupts = <GIC_SPI 506 IRQ_TYPE_LEVEL_HIGH>,
3473                                      <GIC_SPI    3199                                      <GIC_SPI 508 IRQ_TYPE_LEVEL_HIGH>;
3474                         interrupt-names = "up    3200                         interrupt-names = "uplow","critical";
3475                         #thermal-sensor-cells    3201                         #thermal-sensor-cells = <1>;
3476                 };                               3202                 };
3477                                                  3203 
3478                 tsens1: thermal-sensor@c26500    3204                 tsens1: thermal-sensor@c265000 {
3479                         compatible = "qcom,sc    3205                         compatible = "qcom,sc7180-tsens","qcom,tsens-v2";
3480                         reg = <0 0x0c265000 0    3206                         reg = <0 0x0c265000 0 0x1ff>, /* TM */
3481                                 <0 0x0c223000    3207                                 <0 0x0c223000 0 0x1ff>; /* SROT */
3482                         #qcom,sensors = <10>;    3208                         #qcom,sensors = <10>;
3483                         interrupts = <GIC_SPI    3209                         interrupts = <GIC_SPI 507 IRQ_TYPE_LEVEL_HIGH>,
3484                                      <GIC_SPI    3210                                      <GIC_SPI 509 IRQ_TYPE_LEVEL_HIGH>;
3485                         interrupt-names = "up    3211                         interrupt-names = "uplow","critical";
3486                         #thermal-sensor-cells    3212                         #thermal-sensor-cells = <1>;
3487                 };                               3213                 };
3488                                                  3214 
3489                 aoss_reset: reset-controller@    3215                 aoss_reset: reset-controller@c2a0000 {
3490                         compatible = "qcom,sc    3216                         compatible = "qcom,sc7180-aoss-cc", "qcom,sdm845-aoss-cc";
3491                         reg = <0 0x0c2a0000 0    3217                         reg = <0 0x0c2a0000 0 0x31000>;
3492                         #reset-cells = <1>;      3218                         #reset-cells = <1>;
3493                 };                               3219                 };
3494                                                  3220 
3495                 aoss_qmp: power-management@c3 !! 3221                 aoss_qmp: power-controller@c300000 {
3496                         compatible = "qcom,sc !! 3222                         compatible = "qcom,sc7180-aoss-qmp";
3497                         reg = <0 0x0c300000 0    3223                         reg = <0 0x0c300000 0 0x400>;
3498                         interrupts = <GIC_SPI    3224                         interrupts = <GIC_SPI 389 IRQ_TYPE_EDGE_RISING>;
3499                         mboxes = <&apss_share    3225                         mboxes = <&apss_shared 0>;
3500                                                  3226 
3501                         #clock-cells = <0>;      3227                         #clock-cells = <0>;
3502                 };                               3228                 };
3503                                                  3229 
3504                 sram@c3f0000 {                   3230                 sram@c3f0000 {
3505                         compatible = "qcom,rp    3231                         compatible = "qcom,rpmh-stats";
3506                         reg = <0 0x0c3f0000 0    3232                         reg = <0 0x0c3f0000 0 0x400>;
3507                 };                               3233                 };
3508                                                  3234 
3509                 spmi_bus: spmi@c440000 {         3235                 spmi_bus: spmi@c440000 {
3510                         compatible = "qcom,sp    3236                         compatible = "qcom,spmi-pmic-arb";
3511                         reg = <0 0x0c440000 0    3237                         reg = <0 0x0c440000 0 0x1100>,
3512                               <0 0x0c600000 0    3238                               <0 0x0c600000 0 0x2000000>,
3513                               <0 0x0e600000 0    3239                               <0 0x0e600000 0 0x100000>,
3514                               <0 0x0e700000 0    3240                               <0 0x0e700000 0 0xa0000>,
3515                               <0 0x0c40a000 0    3241                               <0 0x0c40a000 0 0x26000>;
3516                         reg-names = "core", "    3242                         reg-names = "core", "chnls", "obsrvr", "intr", "cnfg";
3517                         interrupt-names = "pe    3243                         interrupt-names = "periph_irq";
3518                         interrupts-extended =    3244                         interrupts-extended = <&pdc 1 IRQ_TYPE_LEVEL_HIGH>;
3519                         qcom,ee = <0>;           3245                         qcom,ee = <0>;
3520                         qcom,channel = <0>;      3246                         qcom,channel = <0>;
3521                         #address-cells = <2>; !! 3247                         #address-cells = <1>;
3522                         #size-cells = <0>;    !! 3248                         #size-cells = <1>;
3523                         interrupt-controller;    3249                         interrupt-controller;
3524                         #interrupt-cells = <4    3250                         #interrupt-cells = <4>;
                                                   >> 3251                         cell-index = <0>;
3525                 };                               3252                 };
3526                                                  3253 
3527                 sram@146aa000 {               !! 3254                 imem@146aa000 {
3528                         compatible = "qcom,sc !! 3255                         compatible = "simple-mfd";
3529                         reg = <0 0x146aa000 0    3256                         reg = <0 0x146aa000 0 0x2000>;
3530                                                  3257 
3531                         #address-cells = <1>;    3258                         #address-cells = <1>;
3532                         #size-cells = <1>;       3259                         #size-cells = <1>;
3533                                                  3260 
3534                         ranges = <0 0 0x146aa    3261                         ranges = <0 0 0x146aa000 0x2000>;
3535                                                  3262 
3536                         pil-reloc@94c {          3263                         pil-reloc@94c {
3537                                 compatible =     3264                                 compatible = "qcom,pil-reloc-info";
3538                                 reg = <0x94c     3265                                 reg = <0x94c 0xc8>;
3539                         };                       3266                         };
3540                 };                               3267                 };
3541                                                  3268 
3542                 apps_smmu: iommu@15000000 {      3269                 apps_smmu: iommu@15000000 {
3543                         compatible = "qcom,sc    3270                         compatible = "qcom,sc7180-smmu-500", "arm,mmu-500";
3544                         reg = <0 0x15000000 0    3271                         reg = <0 0x15000000 0 0x100000>;
3545                         #iommu-cells = <2>;      3272                         #iommu-cells = <2>;
3546                         #global-interrupts =     3273                         #global-interrupts = <1>;
3547                         interrupts = <GIC_SPI    3274                         interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
3548                                      <GIC_SPI    3275                                      <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>,
3549                                      <GIC_SPI    3276                                      <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>,
3550                                      <GIC_SPI    3277                                      <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
3551                                      <GIC_SPI    3278                                      <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
3552                                      <GIC_SPI    3279                                      <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
3553                                      <GIC_SPI    3280                                      <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
3554                                      <GIC_SPI    3281                                      <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
3555                                      <GIC_SPI    3282                                      <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
3556                                      <GIC_SPI    3283                                      <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
3557                                      <GIC_SPI    3284                                      <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
3558                                      <GIC_SPI    3285                                      <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
3559                                      <GIC_SPI    3286                                      <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
3560                                      <GIC_SPI    3287                                      <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
3561                                      <GIC_SPI    3288                                      <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
3562                                      <GIC_SPI    3289                                      <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
3563                                      <GIC_SPI    3290                                      <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
3564                                      <GIC_SPI    3291                                      <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
3565                                      <GIC_SPI    3292                                      <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
3566                                      <GIC_SPI    3293                                      <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
3567                                      <GIC_SPI    3294                                      <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
3568                                      <GIC_SPI    3295                                      <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
3569                                      <GIC_SPI    3296                                      <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
3570                                      <GIC_SPI    3297                                      <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
3571                                      <GIC_SPI    3298                                      <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
3572                                      <GIC_SPI    3299                                      <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
3573                                      <GIC_SPI    3300                                      <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>,
3574                                      <GIC_SPI    3301                                      <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>,
3575                                      <GIC_SPI    3302                                      <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>,
3576                                      <GIC_SPI    3303                                      <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>,
3577                                      <GIC_SPI    3304                                      <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>,
3578                                      <GIC_SPI    3305                                      <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>,
3579                                      <GIC_SPI    3306                                      <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>,
3580                                      <GIC_SPI    3307                                      <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>,
3581                                      <GIC_SPI    3308                                      <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>,
3582                                      <GIC_SPI    3309                                      <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>,
3583                                      <GIC_SPI    3310                                      <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>,
3584                                      <GIC_SPI    3311                                      <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>,
3585                                      <GIC_SPI    3312                                      <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
3586                                      <GIC_SPI    3313                                      <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
3587                                      <GIC_SPI    3314                                      <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
3588                                      <GIC_SPI    3315                                      <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
3589                                      <GIC_SPI    3316                                      <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>,
3590                                      <GIC_SPI    3317                                      <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
3591                                      <GIC_SPI    3318                                      <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
3592                                      <GIC_SPI    3319                                      <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
3593                                      <GIC_SPI    3320                                      <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
3594                                      <GIC_SPI    3321                                      <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
3595                                      <GIC_SPI    3322                                      <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
3596                                      <GIC_SPI    3323                                      <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
3597                                      <GIC_SPI    3324                                      <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
3598                                      <GIC_SPI    3325                                      <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
3599                                      <GIC_SPI    3326                                      <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
3600                                      <GIC_SPI    3327                                      <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
3601                                      <GIC_SPI    3328                                      <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
3602                                      <GIC_SPI    3329                                      <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
3603                                      <GIC_SPI    3330                                      <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
3604                                      <GIC_SPI    3331                                      <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
3605                                      <GIC_SPI    3332                                      <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>,
3606                                      <GIC_SPI    3333                                      <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
3607                                      <GIC_SPI    3334                                      <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>,
3608                                      <GIC_SPI    3335                                      <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>,
3609                                      <GIC_SPI    3336                                      <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>,
3610                                      <GIC_SPI    3337                                      <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>,
3611                                      <GIC_SPI    3338                                      <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>,
3612                                      <GIC_SPI    3339                                      <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>,
3613                                      <GIC_SPI    3340                                      <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>,
3614                                      <GIC_SPI    3341                                      <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>,
3615                                      <GIC_SPI    3342                                      <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>,
3616                                      <GIC_SPI    3343                                      <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>,
3617                                      <GIC_SPI    3344                                      <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>,
3618                                      <GIC_SPI    3345                                      <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>,
3619                                      <GIC_SPI    3346                                      <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>,
3620                                      <GIC_SPI    3347                                      <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>,
3621                                      <GIC_SPI    3348                                      <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>,
3622                                      <GIC_SPI    3349                                      <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>,
3623                                      <GIC_SPI    3350                                      <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>,
3624                                      <GIC_SPI    3351                                      <GIC_SPI 409 IRQ_TYPE_LEVEL_HIGH>,
3625                                      <GIC_SPI    3352                                      <GIC_SPI 410 IRQ_TYPE_LEVEL_HIGH>,
3626                                      <GIC_SPI    3353                                      <GIC_SPI 411 IRQ_TYPE_LEVEL_HIGH>,
3627                                      <GIC_SPI    3354                                      <GIC_SPI 412 IRQ_TYPE_LEVEL_HIGH>;
3628                 };                               3355                 };
3629                                                  3356 
3630                 intc: interrupt-controller@17    3357                 intc: interrupt-controller@17a00000 {
3631                         compatible = "arm,gic    3358                         compatible = "arm,gic-v3";
3632                         #address-cells = <2>;    3359                         #address-cells = <2>;
3633                         #size-cells = <2>;       3360                         #size-cells = <2>;
3634                         ranges;                  3361                         ranges;
3635                         #interrupt-cells = <3    3362                         #interrupt-cells = <3>;
3636                         interrupt-controller;    3363                         interrupt-controller;
3637                         reg = <0 0x17a00000 0    3364                         reg = <0 0x17a00000 0 0x10000>,     /* GICD */
3638                               <0 0x17a60000 0    3365                               <0 0x17a60000 0 0x100000>;    /* GICR * 8 */
3639                         interrupts = <GIC_PPI    3366                         interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
3640                                                  3367 
3641                         msi-controller@17a400    3368                         msi-controller@17a40000 {
3642                                 compatible =     3369                                 compatible = "arm,gic-v3-its";
3643                                 msi-controlle    3370                                 msi-controller;
3644                                 #msi-cells =     3371                                 #msi-cells = <1>;
3645                                 reg = <0 0x17    3372                                 reg = <0 0x17a40000 0 0x20000>;
3646                                 status = "dis    3373                                 status = "disabled";
3647                         };                       3374                         };
3648                 };                               3375                 };
3649                                                  3376 
3650                 apss_shared: mailbox@17c00000    3377                 apss_shared: mailbox@17c00000 {
3651                         compatible = "qcom,sc !! 3378                         compatible = "qcom,sc7180-apss-shared";
3652                                      "qcom,sd << 
3653                         reg = <0 0x17c00000 0    3379                         reg = <0 0x17c00000 0 0x10000>;
3654                         #mbox-cells = <1>;       3380                         #mbox-cells = <1>;
3655                 };                               3381                 };
3656                                                  3382 
3657                 watchdog@17c10000 {              3383                 watchdog@17c10000 {
3658                         compatible = "qcom,ap    3384                         compatible = "qcom,apss-wdt-sc7180", "qcom,kpss-wdt";
3659                         reg = <0 0x17c10000 0    3385                         reg = <0 0x17c10000 0 0x1000>;
3660                         clocks = <&sleep_clk>    3386                         clocks = <&sleep_clk>;
3661                         interrupts = <GIC_SPI !! 3387                         interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
3662                 };                               3388                 };
3663                                                  3389 
3664                 timer@17c20000 {              !! 3390                 timer@17c20000{
3665                         #address-cells = <1>; !! 3391                         #address-cells = <2>;
3666                         #size-cells = <1>;    !! 3392                         #size-cells = <2>;
3667                         ranges = <0 0 0 0x200 !! 3393                         ranges;
3668                         compatible = "arm,arm    3394                         compatible = "arm,armv7-timer-mem";
3669                         reg = <0 0x17c20000 0    3395                         reg = <0 0x17c20000 0 0x1000>;
3670                                                  3396 
3671                         frame@17c21000 {         3397                         frame@17c21000 {
3672                                 frame-number     3398                                 frame-number = <0>;
3673                                 interrupts =     3399                                 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
3674                                                  3400                                              <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
3675                                 reg = <0x17c2 !! 3401                                 reg = <0 0x17c21000 0 0x1000>,
3676                                       <0x17c2 !! 3402                                       <0 0x17c22000 0 0x1000>;
3677                         };                       3403                         };
3678                                                  3404 
3679                         frame@17c23000 {         3405                         frame@17c23000 {
3680                                 frame-number     3406                                 frame-number = <1>;
3681                                 interrupts =     3407                                 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
3682                                 reg = <0x17c2 !! 3408                                 reg = <0 0x17c23000 0 0x1000>;
3683                                 status = "dis    3409                                 status = "disabled";
3684                         };                       3410                         };
3685                                                  3411 
3686                         frame@17c25000 {         3412                         frame@17c25000 {
3687                                 frame-number     3413                                 frame-number = <2>;
3688                                 interrupts =     3414                                 interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
3689                                 reg = <0x17c2 !! 3415                                 reg = <0 0x17c25000 0 0x1000>;
3690                                 status = "dis    3416                                 status = "disabled";
3691                         };                       3417                         };
3692                                                  3418 
3693                         frame@17c27000 {         3419                         frame@17c27000 {
3694                                 frame-number     3420                                 frame-number = <3>;
3695                                 interrupts =     3421                                 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
3696                                 reg = <0x17c2 !! 3422                                 reg = <0 0x17c27000 0 0x1000>;
3697                                 status = "dis    3423                                 status = "disabled";
3698                         };                       3424                         };
3699                                                  3425 
3700                         frame@17c29000 {         3426                         frame@17c29000 {
3701                                 frame-number     3427                                 frame-number = <4>;
3702                                 interrupts =     3428                                 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
3703                                 reg = <0x17c2 !! 3429                                 reg = <0 0x17c29000 0 0x1000>;
3704                                 status = "dis    3430                                 status = "disabled";
3705                         };                       3431                         };
3706                                                  3432 
3707                         frame@17c2b000 {         3433                         frame@17c2b000 {
3708                                 frame-number     3434                                 frame-number = <5>;
3709                                 interrupts =     3435                                 interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
3710                                 reg = <0x17c2 !! 3436                                 reg = <0 0x17c2b000 0 0x1000>;
3711                                 status = "dis    3437                                 status = "disabled";
3712                         };                       3438                         };
3713                                                  3439 
3714                         frame@17c2d000 {         3440                         frame@17c2d000 {
3715                                 frame-number     3441                                 frame-number = <6>;
3716                                 interrupts =     3442                                 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
3717                                 reg = <0x17c2 !! 3443                                 reg = <0 0x17c2d000 0 0x1000>;
3718                                 status = "dis    3444                                 status = "disabled";
3719                         };                       3445                         };
3720                 };                               3446                 };
3721                                                  3447 
3722                 apps_rsc: rsc@18200000 {         3448                 apps_rsc: rsc@18200000 {
3723                         compatible = "qcom,rp    3449                         compatible = "qcom,rpmh-rsc";
3724                         reg = <0 0x18200000 0    3450                         reg = <0 0x18200000 0 0x10000>,
3725                               <0 0x18210000 0    3451                               <0 0x18210000 0 0x10000>,
3726                               <0 0x18220000 0    3452                               <0 0x18220000 0 0x10000>;
3727                         reg-names = "drv-0",     3453                         reg-names = "drv-0", "drv-1", "drv-2";
3728                         interrupts = <GIC_SPI    3454                         interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
3729                                      <GIC_SPI    3455                                      <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
3730                                      <GIC_SPI    3456                                      <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
3731                         qcom,tcs-offset = <0x    3457                         qcom,tcs-offset = <0xd00>;
3732                         qcom,drv-id = <2>;       3458                         qcom,drv-id = <2>;
3733                         qcom,tcs-config = <AC    3459                         qcom,tcs-config = <ACTIVE_TCS  2>,
3734                                           <SL    3460                                           <SLEEP_TCS   3>,
3735                                           <WA    3461                                           <WAKE_TCS    3>,
3736                                           <CO    3462                                           <CONTROL_TCS 1>;
3737                         power-domains = <&CLU << 
3738                                                  3463 
3739                         rpmhcc: clock-control    3464                         rpmhcc: clock-controller {
3740                                 compatible =     3465                                 compatible = "qcom,sc7180-rpmh-clk";
3741                                 clocks = <&xo    3466                                 clocks = <&xo_board>;
3742                                 clock-names =    3467                                 clock-names = "xo";
3743                                 #clock-cells     3468                                 #clock-cells = <1>;
3744                         };                       3469                         };
3745                                                  3470 
3746                         rpmhpd: power-control    3471                         rpmhpd: power-controller {
3747                                 compatible =     3472                                 compatible = "qcom,sc7180-rpmhpd";
3748                                 #power-domain    3473                                 #power-domain-cells = <1>;
3749                                 operating-poi    3474                                 operating-points-v2 = <&rpmhpd_opp_table>;
3750                                                  3475 
3751                                 rpmhpd_opp_ta    3476                                 rpmhpd_opp_table: opp-table {
3752                                         compa    3477                                         compatible = "operating-points-v2";
3753                                                  3478 
3754                                         rpmhp    3479                                         rpmhpd_opp_ret: opp1 {
3755                                                  3480                                                 opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>;
3756                                         };       3481                                         };
3757                                                  3482 
3758                                         rpmhp    3483                                         rpmhpd_opp_min_svs: opp2 {
3759                                                  3484                                                 opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>;
3760                                         };       3485                                         };
3761                                                  3486 
3762                                         rpmhp    3487                                         rpmhpd_opp_low_svs: opp3 {
3763                                                  3488                                                 opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>;
3764                                         };       3489                                         };
3765                                                  3490 
3766                                         rpmhp    3491                                         rpmhpd_opp_svs: opp4 {
3767                                                  3492                                                 opp-level = <RPMH_REGULATOR_LEVEL_SVS>;
3768                                         };       3493                                         };
3769                                                  3494 
3770                                         rpmhp    3495                                         rpmhpd_opp_svs_l1: opp5 {
3771                                                  3496                                                 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>;
3772                                         };       3497                                         };
3773                                                  3498 
3774                                         rpmhp    3499                                         rpmhpd_opp_svs_l2: opp6 {
3775                                                  3500                                                 opp-level = <224>;
3776                                         };       3501                                         };
3777                                                  3502 
3778                                         rpmhp    3503                                         rpmhpd_opp_nom: opp7 {
3779                                                  3504                                                 opp-level = <RPMH_REGULATOR_LEVEL_NOM>;
3780                                         };       3505                                         };
3781                                                  3506 
3782                                         rpmhp    3507                                         rpmhpd_opp_nom_l1: opp8 {
3783                                                  3508                                                 opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>;
3784                                         };       3509                                         };
3785                                                  3510 
3786                                         rpmhp    3511                                         rpmhpd_opp_nom_l2: opp9 {
3787                                                  3512                                                 opp-level = <RPMH_REGULATOR_LEVEL_NOM_L2>;
3788                                         };       3513                                         };
3789                                                  3514 
3790                                         rpmhp    3515                                         rpmhpd_opp_turbo: opp10 {
3791                                                  3516                                                 opp-level = <RPMH_REGULATOR_LEVEL_TURBO>;
3792                                         };       3517                                         };
3793                                                  3518 
3794                                         rpmhp    3519                                         rpmhpd_opp_turbo_l1: opp11 {
3795                                                  3520                                                 opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>;
3796                                         };       3521                                         };
3797                                 };               3522                                 };
3798                         };                       3523                         };
3799                                                  3524 
3800                         apps_bcm_voter: bcm-v !! 3525                         apps_bcm_voter: bcm_voter {
3801                                 compatible =     3526                                 compatible = "qcom,bcm-voter";
3802                         };                       3527                         };
3803                 };                               3528                 };
3804                                                  3529 
3805                 osm_l3: interconnect@18321000    3530                 osm_l3: interconnect@18321000 {
3806                         compatible = "qcom,sc !! 3531                         compatible = "qcom,sc7180-osm-l3";
3807                         reg = <0 0x18321000 0    3532                         reg = <0 0x18321000 0 0x1400>;
3808                                                  3533 
3809                         clocks = <&rpmhcc RPM    3534                         clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GPLL0>;
3810                         clock-names = "xo", "    3535                         clock-names = "xo", "alternate";
3811                                                  3536 
3812                         #interconnect-cells =    3537                         #interconnect-cells = <1>;
3813                 };                               3538                 };
3814                                                  3539 
3815                 cpufreq_hw: cpufreq@18323000     3540                 cpufreq_hw: cpufreq@18323000 {
3816                         compatible = "qcom,sc !! 3541                         compatible = "qcom,cpufreq-hw";
3817                         reg = <0 0x18323000 0    3542                         reg = <0 0x18323000 0 0x1400>, <0 0x18325800 0 0x1400>;
3818                         reg-names = "freq-dom    3543                         reg-names = "freq-domain0", "freq-domain1";
3819                                                  3544 
3820                         clocks = <&rpmhcc RPM    3545                         clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GPLL0>;
3821                         clock-names = "xo", "    3546                         clock-names = "xo", "alternate";
3822                                                  3547 
3823                         #freq-domain-cells =     3548                         #freq-domain-cells = <1>;
3824                         #clock-cells = <1>;   << 
3825                 };                               3549                 };
3826                                                  3550 
3827                 wifi: wifi@18800000 {            3551                 wifi: wifi@18800000 {
3828                         compatible = "qcom,wc    3552                         compatible = "qcom,wcn3990-wifi";
3829                         reg = <0 0x18800000 0    3553                         reg = <0 0x18800000 0 0x800000>;
3830                         reg-names = "membase"    3554                         reg-names = "membase";
3831                         iommus = <&apps_smmu     3555                         iommus = <&apps_smmu 0xc0 0x1>;
3832                         interrupts =             3556                         interrupts =
3833                                 <GIC_SPI 414     3557                                 <GIC_SPI 414 IRQ_TYPE_LEVEL_HIGH /* CE0 */ >,
3834                                 <GIC_SPI 415     3558                                 <GIC_SPI 415 IRQ_TYPE_LEVEL_HIGH /* CE1 */ >,
3835                                 <GIC_SPI 416     3559                                 <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH /* CE2 */ >,
3836                                 <GIC_SPI 417     3560                                 <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH /* CE3 */ >,
3837                                 <GIC_SPI 418     3561                                 <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH /* CE4 */ >,
3838                                 <GIC_SPI 419     3562                                 <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH /* CE5 */ >,
3839                                 <GIC_SPI 420     3563                                 <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH /* CE6 */ >,
3840                                 <GIC_SPI 421     3564                                 <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH /* CE7 */ >,
3841                                 <GIC_SPI 422     3565                                 <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH /* CE8 */ >,
3842                                 <GIC_SPI 423     3566                                 <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH /* CE9 */ >,
3843                                 <GIC_SPI 424     3567                                 <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH /* CE10 */>,
3844                                 <GIC_SPI 425     3568                                 <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH /* CE11 */>;
3845                         memory-region = <&wla    3569                         memory-region = <&wlan_mem>;
3846                         qcom,msa-fixed-perm;     3570                         qcom,msa-fixed-perm;
3847                         status = "disabled";     3571                         status = "disabled";
3848                 };                               3572                 };
3849                                                  3573 
3850                 remoteproc_adsp: remoteproc@6 << 
3851                         compatible = "qcom,sc << 
3852                         reg = <0 0x62400000 0 << 
3853                                               << 
3854                         interrupts-extended = << 
3855                                               << 
3856                                               << 
3857                                               << 
3858                                               << 
3859                         interrupt-names = "wd << 
3860                                           "fa << 
3861                                           "re << 
3862                                           "ha << 
3863                                           "st << 
3864                                               << 
3865                         clocks = <&rpmhcc RPM << 
3866                         clock-names = "xo";   << 
3867                                               << 
3868                         power-domains = <&rpm << 
3869                                         <&rpm << 
3870                         power-domain-names =  << 
3871                                               << 
3872                         qcom,qmp = <&aoss_qmp << 
3873                         qcom,smem-states = <& << 
3874                         qcom,smem-state-names << 
3875                                               << 
3876                         status = "disabled";  << 
3877                                               << 
3878                         glink-edge {          << 
3879                                 interrupts =  << 
3880                                 label = "lpas << 
3881                                 qcom,remote-p << 
3882                                 mboxes = <&ap << 
3883                                               << 
3884                                 apr {         << 
3885                                         compa << 
3886                                         qcom, << 
3887                                         qcom, << 
3888                                         #addr << 
3889                                         #size << 
3890                                               << 
3891                                         servi << 
3892                                               << 
3893                                               << 
3894                                               << 
3895                                         };    << 
3896                                               << 
3897                                         q6afe << 
3898                                               << 
3899                                               << 
3900                                               << 
3901                                               << 
3902                                               << 
3903                                               << 
3904                                               << 
3905                                               << 
3906                                               << 
3907                                               << 
3908                                               << 
3909                                               << 
3910                                               << 
3911                                               << 
3912                                               << 
3913                                         };    << 
3914                                               << 
3915                                         q6asm << 
3916                                               << 
3917                                               << 
3918                                               << 
3919                                               << 
3920                                               << 
3921                                               << 
3922                                               << 
3923                                               << 
3924                                               << 
3925                                               << 
3926                                               << 
3927                                         };    << 
3928                                               << 
3929                                         q6adm << 
3930                                               << 
3931                                               << 
3932                                               << 
3933                                               << 
3934                                               << 
3935                                               << 
3936                                               << 
3937                                               << 
3938                                         };    << 
3939                                 };            << 
3940                                               << 
3941                                 fastrpc {     << 
3942                                         compa << 
3943                                         qcom, << 
3944                                         label << 
3945                                         #addr << 
3946                                         #size << 
3947                                               << 
3948                                         compu << 
3949                                               << 
3950                                               << 
3951                                               << 
3952                                         };    << 
3953                                               << 
3954                                         compu << 
3955                                               << 
3956                                               << 
3957                                               << 
3958                                         };    << 
3959                                               << 
3960                                         compu << 
3961                                               << 
3962                                               << 
3963                                               << 
3964                                               << 
3965                                         };    << 
3966                                 };            << 
3967                         };                    << 
3968                 };                            << 
3969                                               << 
3970                 lpasscc: clock-controller@62d    3574                 lpasscc: clock-controller@62d00000 {
3971                         compatible = "qcom,sc    3575                         compatible = "qcom,sc7180-lpasscorecc";
3972                         reg = <0 0x62d00000 0    3576                         reg = <0 0x62d00000 0 0x50000>,
3973                               <0 0x62780000 0    3577                               <0 0x62780000 0 0x30000>;
3974                         reg-names = "lpass_co    3578                         reg-names = "lpass_core_cc", "lpass_audio_cc";
3975                         clocks = <&gcc GCC_LP    3579                         clocks = <&gcc GCC_LPASS_CFG_NOC_SWAY_CLK>,
3976                                  <&rpmhcc RPM    3580                                  <&rpmhcc RPMH_CXO_CLK>;
3977                         clock-names = "iface"    3581                         clock-names = "iface", "bi_tcxo";
3978                         power-domains = <&lpa    3582                         power-domains = <&lpass_hm LPASS_CORE_HM_GDSCR>;
3979                         #clock-cells = <1>;      3583                         #clock-cells = <1>;
3980                         #power-domain-cells =    3584                         #power-domain-cells = <1>;
3981                                               << 
3982                         status = "reserved";  << 
3983                 };                               3585                 };
3984                                                  3586 
3985                 lpass_cpu: lpass@62d87000 {      3587                 lpass_cpu: lpass@62d87000 {
3986                         compatible = "qcom,sc    3588                         compatible = "qcom,sc7180-lpass-cpu";
3987                                                  3589 
3988                         reg = <0 0x62d87000 0    3590                         reg = <0 0x62d87000 0 0x68000>, <0 0x62f00000 0 0x29000>;
3989                         reg-names = "lpass-hd !! 3591                         reg-names =  "lpass-hdmiif", "lpass-lpaif";
3990                                                  3592 
3991                         iommus = <&apps_smmu     3593                         iommus = <&apps_smmu 0x1020 0>,
3992                                 <&apps_smmu 0    3594                                 <&apps_smmu 0x1021 0>,
3993                                 <&apps_smmu 0    3595                                 <&apps_smmu 0x1032 0>;
3994                                                  3596 
3995                         power-domains = <&lpa    3597                         power-domains = <&lpass_hm LPASS_CORE_HM_GDSCR>;
3996                         required-opps = <&rpm << 
3997                                                  3598 
3998                         status = "disabled";     3599                         status = "disabled";
3999                                                  3600 
4000                         clocks = <&gcc GCC_LP    3601                         clocks = <&gcc GCC_LPASS_CFG_NOC_SWAY_CLK>,
4001                                  <&lpasscc LP    3602                                  <&lpasscc LPASS_AUDIO_CORE_CORE_CLK>,
4002                                  <&lpasscc LP    3603                                  <&lpasscc LPASS_AUDIO_CORE_EXT_MCLK0_CLK>,
4003                                  <&lpasscc LP    3604                                  <&lpasscc LPASS_AUDIO_CORE_SYSNOC_MPORT_CORE_CLK>,
4004                                  <&lpasscc LP    3605                                  <&lpasscc LPASS_AUDIO_CORE_LPAIF_PRI_IBIT_CLK>,
4005                                  <&lpasscc LP    3606                                  <&lpasscc LPASS_AUDIO_CORE_LPAIF_SEC_IBIT_CLK>;
4006                                                  3607 
4007                         clock-names = "pcnoc-    3608                         clock-names = "pcnoc-sway-clk", "audio-core",
4008                                         "mclk    3609                                         "mclk0", "pcnoc-mport-clk",
4009                                         "mi2s    3610                                         "mi2s-bit-clk0", "mi2s-bit-clk1";
4010                                                  3611 
4011                                                  3612 
4012                         #sound-dai-cells = <1    3613                         #sound-dai-cells = <1>;
4013                         #address-cells = <1>;    3614                         #address-cells = <1>;
4014                         #size-cells = <0>;       3615                         #size-cells = <0>;
4015                                                  3616 
4016                         interrupts = <GIC_SPI    3617                         interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>,
4017                                         <GIC_    3618                                         <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>;
4018                         interrupt-names = "lp    3619                         interrupt-names = "lpass-irq-lpaif", "lpass-irq-hdmi";
4019                 };                               3620                 };
4020                                                  3621 
4021                 lpass_hm: clock-controller@63    3622                 lpass_hm: clock-controller@63000000 {
4022                         compatible = "qcom,sc    3623                         compatible = "qcom,sc7180-lpasshm";
4023                         reg = <0 0x63000000 0    3624                         reg = <0 0x63000000 0 0x28>;
4024                         clocks = <&gcc GCC_LP    3625                         clocks = <&gcc GCC_LPASS_CFG_NOC_SWAY_CLK>,
4025                                  <&rpmhcc RPM    3626                                  <&rpmhcc RPMH_CXO_CLK>;
4026                         clock-names = "iface"    3627                         clock-names = "iface", "bi_tcxo";
4027                         power-domains = <&rpm << 
4028                                               << 
4029                         #clock-cells = <1>;      3628                         #clock-cells = <1>;
4030                         #power-domain-cells =    3629                         #power-domain-cells = <1>;
4031                                               << 
4032                         status = "reserved";  << 
4033                 };                               3630                 };
4034         };                                       3631         };
4035                                                  3632 
4036         thermal-zones {                          3633         thermal-zones {
4037                 cpu0_thermal: cpu0-thermal {     3634                 cpu0_thermal: cpu0-thermal {
4038                         polling-delay-passive    3635                         polling-delay-passive = <250>;
                                                   >> 3636                         polling-delay = <0>;
4039                                                  3637 
4040                         thermal-sensors = <&t    3638                         thermal-sensors = <&tsens0 1>;
4041                         sustainable-power = <    3639                         sustainable-power = <1052>;
4042                                                  3640 
4043                         trips {                  3641                         trips {
4044                                 cpu0_alert0:     3642                                 cpu0_alert0: trip-point0 {
4045                                         tempe    3643                                         temperature = <90000>;
4046                                         hyste    3644                                         hysteresis = <2000>;
4047                                         type     3645                                         type = "passive";
4048                                 };               3646                                 };
4049                                                  3647 
4050                                 cpu0_alert1:     3648                                 cpu0_alert1: trip-point1 {
4051                                         tempe    3649                                         temperature = <95000>;
4052                                         hyste    3650                                         hysteresis = <2000>;
4053                                         type     3651                                         type = "passive";
4054                                 };               3652                                 };
4055                                                  3653 
4056                                 cpu0_crit: cp !! 3654                                 cpu0_crit: cpu_crit {
4057                                         tempe    3655                                         temperature = <110000>;
4058                                         hyste    3656                                         hysteresis = <1000>;
4059                                         type     3657                                         type = "critical";
4060                                 };               3658                                 };
4061                         };                       3659                         };
4062                                                  3660 
4063                         cooling-maps {           3661                         cooling-maps {
4064                                 map0 {           3662                                 map0 {
4065                                         trip     3663                                         trip = <&cpu0_alert0>;
4066                                         cooli    3664                                         cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4067                                                  3665                                                          <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4068                                                  3666                                                          <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4069                                                  3667                                                          <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4070                                                  3668                                                          <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4071                                                  3669                                                          <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4072                                 };               3670                                 };
4073                                 map1 {           3671                                 map1 {
4074                                         trip     3672                                         trip = <&cpu0_alert1>;
4075                                         cooli    3673                                         cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4076                                                  3674                                                          <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4077                                                  3675                                                          <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4078                                                  3676                                                          <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4079                                                  3677                                                          <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4080                                                  3678                                                          <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4081                                 };               3679                                 };
4082                         };                       3680                         };
4083                 };                               3681                 };
4084                                                  3682 
4085                 cpu1_thermal: cpu1-thermal {     3683                 cpu1_thermal: cpu1-thermal {
4086                         polling-delay-passive    3684                         polling-delay-passive = <250>;
                                                   >> 3685                         polling-delay = <0>;
4087                                                  3686 
4088                         thermal-sensors = <&t    3687                         thermal-sensors = <&tsens0 2>;
4089                         sustainable-power = <    3688                         sustainable-power = <1052>;
4090                                                  3689 
4091                         trips {                  3690                         trips {
4092                                 cpu1_alert0:     3691                                 cpu1_alert0: trip-point0 {
4093                                         tempe    3692                                         temperature = <90000>;
4094                                         hyste    3693                                         hysteresis = <2000>;
4095                                         type     3694                                         type = "passive";
4096                                 };               3695                                 };
4097                                                  3696 
4098                                 cpu1_alert1:     3697                                 cpu1_alert1: trip-point1 {
4099                                         tempe    3698                                         temperature = <95000>;
4100                                         hyste    3699                                         hysteresis = <2000>;
4101                                         type     3700                                         type = "passive";
4102                                 };               3701                                 };
4103                                                  3702 
4104                                 cpu1_crit: cp !! 3703                                 cpu1_crit: cpu_crit {
4105                                         tempe    3704                                         temperature = <110000>;
4106                                         hyste    3705                                         hysteresis = <1000>;
4107                                         type     3706                                         type = "critical";
4108                                 };               3707                                 };
4109                         };                       3708                         };
4110                                                  3709 
4111                         cooling-maps {           3710                         cooling-maps {
4112                                 map0 {           3711                                 map0 {
4113                                         trip     3712                                         trip = <&cpu1_alert0>;
4114                                         cooli    3713                                         cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4115                                                  3714                                                          <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4116                                                  3715                                                          <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4117                                                  3716                                                          <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4118                                                  3717                                                          <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4119                                                  3718                                                          <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4120                                 };               3719                                 };
4121                                 map1 {           3720                                 map1 {
4122                                         trip     3721                                         trip = <&cpu1_alert1>;
4123                                         cooli    3722                                         cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4124                                                  3723                                                          <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4125                                                  3724                                                          <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4126                                                  3725                                                          <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4127                                                  3726                                                          <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4128                                                  3727                                                          <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4129                                 };               3728                                 };
4130                         };                       3729                         };
4131                 };                               3730                 };
4132                                                  3731 
4133                 cpu2_thermal: cpu2-thermal {     3732                 cpu2_thermal: cpu2-thermal {
4134                         polling-delay-passive    3733                         polling-delay-passive = <250>;
                                                   >> 3734                         polling-delay = <0>;
4135                                                  3735 
4136                         thermal-sensors = <&t    3736                         thermal-sensors = <&tsens0 3>;
4137                         sustainable-power = <    3737                         sustainable-power = <1052>;
4138                                                  3738 
4139                         trips {                  3739                         trips {
4140                                 cpu2_alert0:     3740                                 cpu2_alert0: trip-point0 {
4141                                         tempe    3741                                         temperature = <90000>;
4142                                         hyste    3742                                         hysteresis = <2000>;
4143                                         type     3743                                         type = "passive";
4144                                 };               3744                                 };
4145                                                  3745 
4146                                 cpu2_alert1:     3746                                 cpu2_alert1: trip-point1 {
4147                                         tempe    3747                                         temperature = <95000>;
4148                                         hyste    3748                                         hysteresis = <2000>;
4149                                         type     3749                                         type = "passive";
4150                                 };               3750                                 };
4151                                                  3751 
4152                                 cpu2_crit: cp !! 3752                                 cpu2_crit: cpu_crit {
4153                                         tempe    3753                                         temperature = <110000>;
4154                                         hyste    3754                                         hysteresis = <1000>;
4155                                         type     3755                                         type = "critical";
4156                                 };               3756                                 };
4157                         };                       3757                         };
4158                                                  3758 
4159                         cooling-maps {           3759                         cooling-maps {
4160                                 map0 {           3760                                 map0 {
4161                                         trip     3761                                         trip = <&cpu2_alert0>;
4162                                         cooli    3762                                         cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4163                                                  3763                                                          <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4164                                                  3764                                                          <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4165                                                  3765                                                          <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4166                                                  3766                                                          <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4167                                                  3767                                                          <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4168                                 };               3768                                 };
4169                                 map1 {           3769                                 map1 {
4170                                         trip     3770                                         trip = <&cpu2_alert1>;
4171                                         cooli    3771                                         cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4172                                                  3772                                                          <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4173                                                  3773                                                          <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4174                                                  3774                                                          <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4175                                                  3775                                                          <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4176                                                  3776                                                          <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4177                                 };               3777                                 };
4178                         };                       3778                         };
4179                 };                               3779                 };
4180                                                  3780 
4181                 cpu3_thermal: cpu3-thermal {     3781                 cpu3_thermal: cpu3-thermal {
4182                         polling-delay-passive    3782                         polling-delay-passive = <250>;
                                                   >> 3783                         polling-delay = <0>;
4183                                                  3784 
4184                         thermal-sensors = <&t    3785                         thermal-sensors = <&tsens0 4>;
4185                         sustainable-power = <    3786                         sustainable-power = <1052>;
4186                                                  3787 
4187                         trips {                  3788                         trips {
4188                                 cpu3_alert0:     3789                                 cpu3_alert0: trip-point0 {
4189                                         tempe    3790                                         temperature = <90000>;
4190                                         hyste    3791                                         hysteresis = <2000>;
4191                                         type     3792                                         type = "passive";
4192                                 };               3793                                 };
4193                                                  3794 
4194                                 cpu3_alert1:     3795                                 cpu3_alert1: trip-point1 {
4195                                         tempe    3796                                         temperature = <95000>;
4196                                         hyste    3797                                         hysteresis = <2000>;
4197                                         type     3798                                         type = "passive";
4198                                 };               3799                                 };
4199                                                  3800 
4200                                 cpu3_crit: cp !! 3801                                 cpu3_crit: cpu_crit {
4201                                         tempe    3802                                         temperature = <110000>;
4202                                         hyste    3803                                         hysteresis = <1000>;
4203                                         type     3804                                         type = "critical";
4204                                 };               3805                                 };
4205                         };                       3806                         };
4206                                                  3807 
4207                         cooling-maps {           3808                         cooling-maps {
4208                                 map0 {           3809                                 map0 {
4209                                         trip     3810                                         trip = <&cpu3_alert0>;
4210                                         cooli    3811                                         cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4211                                                  3812                                                          <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4212                                                  3813                                                          <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4213                                                  3814                                                          <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4214                                                  3815                                                          <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4215                                                  3816                                                          <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4216                                 };               3817                                 };
4217                                 map1 {           3818                                 map1 {
4218                                         trip     3819                                         trip = <&cpu3_alert1>;
4219                                         cooli    3820                                         cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4220                                                  3821                                                          <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4221                                                  3822                                                          <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4222                                                  3823                                                          <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4223                                                  3824                                                          <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4224                                                  3825                                                          <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4225                                 };               3826                                 };
4226                         };                       3827                         };
4227                 };                               3828                 };
4228                                                  3829 
4229                 cpu4_thermal: cpu4-thermal {     3830                 cpu4_thermal: cpu4-thermal {
4230                         polling-delay-passive    3831                         polling-delay-passive = <250>;
                                                   >> 3832                         polling-delay = <0>;
4231                                                  3833 
4232                         thermal-sensors = <&t    3834                         thermal-sensors = <&tsens0 5>;
4233                         sustainable-power = <    3835                         sustainable-power = <1052>;
4234                                                  3836 
4235                         trips {                  3837                         trips {
4236                                 cpu4_alert0:     3838                                 cpu4_alert0: trip-point0 {
4237                                         tempe    3839                                         temperature = <90000>;
4238                                         hyste    3840                                         hysteresis = <2000>;
4239                                         type     3841                                         type = "passive";
4240                                 };               3842                                 };
4241                                                  3843 
4242                                 cpu4_alert1:     3844                                 cpu4_alert1: trip-point1 {
4243                                         tempe    3845                                         temperature = <95000>;
4244                                         hyste    3846                                         hysteresis = <2000>;
4245                                         type     3847                                         type = "passive";
4246                                 };               3848                                 };
4247                                                  3849 
4248                                 cpu4_crit: cp !! 3850                                 cpu4_crit: cpu_crit {
4249                                         tempe    3851                                         temperature = <110000>;
4250                                         hyste    3852                                         hysteresis = <1000>;
4251                                         type     3853                                         type = "critical";
4252                                 };               3854                                 };
4253                         };                       3855                         };
4254                                                  3856 
4255                         cooling-maps {           3857                         cooling-maps {
4256                                 map0 {           3858                                 map0 {
4257                                         trip     3859                                         trip = <&cpu4_alert0>;
4258                                         cooli    3860                                         cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4259                                                  3861                                                          <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4260                                                  3862                                                          <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4261                                                  3863                                                          <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4262                                                  3864                                                          <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4263                                                  3865                                                          <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4264                                 };               3866                                 };
4265                                 map1 {           3867                                 map1 {
4266                                         trip     3868                                         trip = <&cpu4_alert1>;
4267                                         cooli    3869                                         cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4268                                                  3870                                                          <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4269                                                  3871                                                          <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4270                                                  3872                                                          <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4271                                                  3873                                                          <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4272                                                  3874                                                          <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4273                                 };               3875                                 };
4274                         };                       3876                         };
4275                 };                               3877                 };
4276                                                  3878 
4277                 cpu5_thermal: cpu5-thermal {     3879                 cpu5_thermal: cpu5-thermal {
4278                         polling-delay-passive    3880                         polling-delay-passive = <250>;
                                                   >> 3881                         polling-delay = <0>;
4279                                                  3882 
4280                         thermal-sensors = <&t    3883                         thermal-sensors = <&tsens0 6>;
4281                         sustainable-power = <    3884                         sustainable-power = <1052>;
4282                                                  3885 
4283                         trips {                  3886                         trips {
4284                                 cpu5_alert0:     3887                                 cpu5_alert0: trip-point0 {
4285                                         tempe    3888                                         temperature = <90000>;
4286                                         hyste    3889                                         hysteresis = <2000>;
4287                                         type     3890                                         type = "passive";
4288                                 };               3891                                 };
4289                                                  3892 
4290                                 cpu5_alert1:     3893                                 cpu5_alert1: trip-point1 {
4291                                         tempe    3894                                         temperature = <95000>;
4292                                         hyste    3895                                         hysteresis = <2000>;
4293                                         type     3896                                         type = "passive";
4294                                 };               3897                                 };
4295                                                  3898 
4296                                 cpu5_crit: cp !! 3899                                 cpu5_crit: cpu_crit {
4297                                         tempe    3900                                         temperature = <110000>;
4298                                         hyste    3901                                         hysteresis = <1000>;
4299                                         type     3902                                         type = "critical";
4300                                 };               3903                                 };
4301                         };                       3904                         };
4302                                                  3905 
4303                         cooling-maps {           3906                         cooling-maps {
4304                                 map0 {           3907                                 map0 {
4305                                         trip     3908                                         trip = <&cpu5_alert0>;
4306                                         cooli    3909                                         cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4307                                                  3910                                                          <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4308                                                  3911                                                          <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4309                                                  3912                                                          <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4310                                                  3913                                                          <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4311                                                  3914                                                          <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4312                                 };               3915                                 };
4313                                 map1 {           3916                                 map1 {
4314                                         trip     3917                                         trip = <&cpu5_alert1>;
4315                                         cooli    3918                                         cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4316                                                  3919                                                          <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4317                                                  3920                                                          <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4318                                                  3921                                                          <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4319                                                  3922                                                          <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4320                                                  3923                                                          <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4321                                 };               3924                                 };
4322                         };                       3925                         };
4323                 };                               3926                 };
4324                                                  3927 
4325                 cpu6_thermal: cpu6-thermal {     3928                 cpu6_thermal: cpu6-thermal {
4326                         polling-delay-passive    3929                         polling-delay-passive = <250>;
                                                   >> 3930                         polling-delay = <0>;
4327                                                  3931 
4328                         thermal-sensors = <&t    3932                         thermal-sensors = <&tsens0 9>;
4329                         sustainable-power = <    3933                         sustainable-power = <1425>;
4330                                                  3934 
4331                         trips {                  3935                         trips {
4332                                 cpu6_alert0:     3936                                 cpu6_alert0: trip-point0 {
4333                                         tempe    3937                                         temperature = <90000>;
4334                                         hyste    3938                                         hysteresis = <2000>;
4335                                         type     3939                                         type = "passive";
4336                                 };               3940                                 };
4337                                                  3941 
4338                                 cpu6_alert1:     3942                                 cpu6_alert1: trip-point1 {
4339                                         tempe    3943                                         temperature = <95000>;
4340                                         hyste    3944                                         hysteresis = <2000>;
4341                                         type     3945                                         type = "passive";
4342                                 };               3946                                 };
4343                                                  3947 
4344                                 cpu6_crit: cp !! 3948                                 cpu6_crit: cpu_crit {
4345                                         tempe    3949                                         temperature = <110000>;
4346                                         hyste    3950                                         hysteresis = <1000>;
4347                                         type     3951                                         type = "critical";
4348                                 };               3952                                 };
4349                         };                       3953                         };
4350                                                  3954 
4351                         cooling-maps {           3955                         cooling-maps {
4352                                 map0 {           3956                                 map0 {
4353                                         trip     3957                                         trip = <&cpu6_alert0>;
4354                                         cooli    3958                                         cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4355                                                  3959                                                          <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4356                                 };               3960                                 };
4357                                 map1 {           3961                                 map1 {
4358                                         trip     3962                                         trip = <&cpu6_alert1>;
4359                                         cooli    3963                                         cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4360                                                  3964                                                          <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4361                                 };               3965                                 };
4362                         };                       3966                         };
4363                 };                               3967                 };
4364                                                  3968 
4365                 cpu7_thermal: cpu7-thermal {     3969                 cpu7_thermal: cpu7-thermal {
4366                         polling-delay-passive    3970                         polling-delay-passive = <250>;
                                                   >> 3971                         polling-delay = <0>;
4367                                                  3972 
4368                         thermal-sensors = <&t    3973                         thermal-sensors = <&tsens0 10>;
4369                         sustainable-power = <    3974                         sustainable-power = <1425>;
4370                                                  3975 
4371                         trips {                  3976                         trips {
4372                                 cpu7_alert0:     3977                                 cpu7_alert0: trip-point0 {
4373                                         tempe    3978                                         temperature = <90000>;
4374                                         hyste    3979                                         hysteresis = <2000>;
4375                                         type     3980                                         type = "passive";
4376                                 };               3981                                 };
4377                                                  3982 
4378                                 cpu7_alert1:     3983                                 cpu7_alert1: trip-point1 {
4379                                         tempe    3984                                         temperature = <95000>;
4380                                         hyste    3985                                         hysteresis = <2000>;
4381                                         type     3986                                         type = "passive";
4382                                 };               3987                                 };
4383                                                  3988 
4384                                 cpu7_crit: cp !! 3989                                 cpu7_crit: cpu_crit {
4385                                         tempe    3990                                         temperature = <110000>;
4386                                         hyste    3991                                         hysteresis = <1000>;
4387                                         type     3992                                         type = "critical";
4388                                 };               3993                                 };
4389                         };                       3994                         };
4390                                                  3995 
4391                         cooling-maps {           3996                         cooling-maps {
4392                                 map0 {           3997                                 map0 {
4393                                         trip     3998                                         trip = <&cpu7_alert0>;
4394                                         cooli    3999                                         cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4395                                                  4000                                                          <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4396                                 };               4001                                 };
4397                                 map1 {           4002                                 map1 {
4398                                         trip     4003                                         trip = <&cpu7_alert1>;
4399                                         cooli    4004                                         cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4400                                                  4005                                                          <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4401                                 };               4006                                 };
4402                         };                       4007                         };
4403                 };                               4008                 };
4404                                                  4009 
4405                 cpu8_thermal: cpu8-thermal {     4010                 cpu8_thermal: cpu8-thermal {
4406                         polling-delay-passive    4011                         polling-delay-passive = <250>;
                                                   >> 4012                         polling-delay = <0>;
4407                                                  4013 
4408                         thermal-sensors = <&t    4014                         thermal-sensors = <&tsens0 11>;
4409                         sustainable-power = <    4015                         sustainable-power = <1425>;
4410                                                  4016 
4411                         trips {                  4017                         trips {
4412                                 cpu8_alert0:     4018                                 cpu8_alert0: trip-point0 {
4413                                         tempe    4019                                         temperature = <90000>;
4414                                         hyste    4020                                         hysteresis = <2000>;
4415                                         type     4021                                         type = "passive";
4416                                 };               4022                                 };
4417                                                  4023 
4418                                 cpu8_alert1:     4024                                 cpu8_alert1: trip-point1 {
4419                                         tempe    4025                                         temperature = <95000>;
4420                                         hyste    4026                                         hysteresis = <2000>;
4421                                         type     4027                                         type = "passive";
4422                                 };               4028                                 };
4423                                                  4029 
4424                                 cpu8_crit: cp !! 4030                                 cpu8_crit: cpu_crit {
4425                                         tempe    4031                                         temperature = <110000>;
4426                                         hyste    4032                                         hysteresis = <1000>;
4427                                         type     4033                                         type = "critical";
4428                                 };               4034                                 };
4429                         };                       4035                         };
4430                                                  4036 
4431                         cooling-maps {           4037                         cooling-maps {
4432                                 map0 {           4038                                 map0 {
4433                                         trip     4039                                         trip = <&cpu8_alert0>;
4434                                         cooli    4040                                         cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4435                                                  4041                                                          <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4436                                 };               4042                                 };
4437                                 map1 {           4043                                 map1 {
4438                                         trip     4044                                         trip = <&cpu8_alert1>;
4439                                         cooli    4045                                         cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4440                                                  4046                                                          <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4441                                 };               4047                                 };
4442                         };                       4048                         };
4443                 };                               4049                 };
4444                                                  4050 
4445                 cpu9_thermal: cpu9-thermal {     4051                 cpu9_thermal: cpu9-thermal {
4446                         polling-delay-passive    4052                         polling-delay-passive = <250>;
                                                   >> 4053                         polling-delay = <0>;
4447                                                  4054 
4448                         thermal-sensors = <&t    4055                         thermal-sensors = <&tsens0 12>;
4449                         sustainable-power = <    4056                         sustainable-power = <1425>;
4450                                                  4057 
4451                         trips {                  4058                         trips {
4452                                 cpu9_alert0:     4059                                 cpu9_alert0: trip-point0 {
4453                                         tempe    4060                                         temperature = <90000>;
4454                                         hyste    4061                                         hysteresis = <2000>;
4455                                         type     4062                                         type = "passive";
4456                                 };               4063                                 };
4457                                                  4064 
4458                                 cpu9_alert1:     4065                                 cpu9_alert1: trip-point1 {
4459                                         tempe    4066                                         temperature = <95000>;
4460                                         hyste    4067                                         hysteresis = <2000>;
4461                                         type     4068                                         type = "passive";
4462                                 };               4069                                 };
4463                                                  4070 
4464                                 cpu9_crit: cp !! 4071                                 cpu9_crit: cpu_crit {
4465                                         tempe    4072                                         temperature = <110000>;
4466                                         hyste    4073                                         hysteresis = <1000>;
4467                                         type     4074                                         type = "critical";
4468                                 };               4075                                 };
4469                         };                       4076                         };
4470                                                  4077 
4471                         cooling-maps {           4078                         cooling-maps {
4472                                 map0 {           4079                                 map0 {
4473                                         trip     4080                                         trip = <&cpu9_alert0>;
4474                                         cooli    4081                                         cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4475                                                  4082                                                          <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4476                                 };               4083                                 };
4477                                 map1 {           4084                                 map1 {
4478                                         trip     4085                                         trip = <&cpu9_alert1>;
4479                                         cooli    4086                                         cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4480                                                  4087                                                          <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4481                                 };               4088                                 };
4482                         };                       4089                         };
4483                 };                               4090                 };
4484                                                  4091 
4485                 aoss0-thermal {                  4092                 aoss0-thermal {
4486                         polling-delay-passive    4093                         polling-delay-passive = <250>;
                                                   >> 4094                         polling-delay = <0>;
4487                                                  4095 
4488                         thermal-sensors = <&t    4096                         thermal-sensors = <&tsens0 0>;
4489                                                  4097 
4490                         trips {                  4098                         trips {
4491                                 aoss0_alert0:    4099                                 aoss0_alert0: trip-point0 {
4492                                         tempe    4100                                         temperature = <90000>;
4493                                         hyste    4101                                         hysteresis = <2000>;
4494                                         type     4102                                         type = "hot";
4495                                 };               4103                                 };
4496                                                  4104 
4497                                 aoss0_crit: a !! 4105                                 aoss0_crit: aoss0_crit {
4498                                         tempe    4106                                         temperature = <110000>;
4499                                         hyste    4107                                         hysteresis = <2000>;
4500                                         type     4108                                         type = "critical";
4501                                 };               4109                                 };
4502                         };                       4110                         };
4503                 };                               4111                 };
4504                                                  4112 
4505                 cpuss0-thermal {                 4113                 cpuss0-thermal {
4506                         polling-delay-passive    4114                         polling-delay-passive = <250>;
                                                   >> 4115                         polling-delay = <0>;
4507                                                  4116 
4508                         thermal-sensors = <&t    4117                         thermal-sensors = <&tsens0 7>;
4509                                                  4118 
4510                         trips {                  4119                         trips {
4511                                 cpuss0_alert0    4120                                 cpuss0_alert0: trip-point0 {
4512                                         tempe    4121                                         temperature = <90000>;
4513                                         hyste    4122                                         hysteresis = <2000>;
4514                                         type     4123                                         type = "hot";
4515                                 };               4124                                 };
4516                                 cpuss0_crit:  !! 4125                                 cpuss0_crit: cluster0_crit {
4517                                         tempe    4126                                         temperature = <110000>;
4518                                         hyste    4127                                         hysteresis = <2000>;
4519                                         type     4128                                         type = "critical";
4520                                 };               4129                                 };
4521                         };                       4130                         };
4522                 };                               4131                 };
4523                                                  4132 
4524                 cpuss1-thermal {                 4133                 cpuss1-thermal {
4525                         polling-delay-passive    4134                         polling-delay-passive = <250>;
                                                   >> 4135                         polling-delay = <0>;
4526                                                  4136 
4527                         thermal-sensors = <&t    4137                         thermal-sensors = <&tsens0 8>;
4528                                                  4138 
4529                         trips {                  4139                         trips {
4530                                 cpuss1_alert0    4140                                 cpuss1_alert0: trip-point0 {
4531                                         tempe    4141                                         temperature = <90000>;
4532                                         hyste    4142                                         hysteresis = <2000>;
4533                                         type     4143                                         type = "hot";
4534                                 };               4144                                 };
4535                                 cpuss1_crit:  !! 4145                                 cpuss1_crit: cluster0_crit {
4536                                         tempe    4146                                         temperature = <110000>;
4537                                         hyste    4147                                         hysteresis = <2000>;
4538                                         type     4148                                         type = "critical";
4539                                 };               4149                                 };
4540                         };                       4150                         };
4541                 };                               4151                 };
4542                                                  4152 
4543                 gpuss0-thermal {                 4153                 gpuss0-thermal {
4544                         polling-delay-passive    4154                         polling-delay-passive = <250>;
                                                   >> 4155                         polling-delay = <0>;
4545                                                  4156 
4546                         thermal-sensors = <&t    4157                         thermal-sensors = <&tsens0 13>;
4547                                                  4158 
4548                         trips {                  4159                         trips {
4549                                 gpuss0_alert0    4160                                 gpuss0_alert0: trip-point0 {
4550                                         tempe    4161                                         temperature = <95000>;
4551                                         hyste    4162                                         hysteresis = <2000>;
4552                                         type     4163                                         type = "passive";
4553                                 };               4164                                 };
4554                                                  4165 
4555                                 gpuss0_crit:  !! 4166                                 gpuss0_crit: gpuss0_crit {
4556                                         tempe    4167                                         temperature = <110000>;
4557                                         hyste    4168                                         hysteresis = <2000>;
4558                                         type     4169                                         type = "critical";
4559                                 };               4170                                 };
4560                         };                       4171                         };
4561                                                  4172 
4562                         cooling-maps {           4173                         cooling-maps {
4563                                 map0 {           4174                                 map0 {
4564                                         trip     4175                                         trip = <&gpuss0_alert0>;
4565                                         cooli    4176                                         cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4566                                 };               4177                                 };
4567                         };                       4178                         };
4568                 };                               4179                 };
4569                                                  4180 
4570                 gpuss1-thermal {                 4181                 gpuss1-thermal {
4571                         polling-delay-passive    4182                         polling-delay-passive = <250>;
                                                   >> 4183                         polling-delay = <0>;
4572                                                  4184 
4573                         thermal-sensors = <&t    4185                         thermal-sensors = <&tsens0 14>;
4574                                                  4186 
4575                         trips {                  4187                         trips {
4576                                 gpuss1_alert0    4188                                 gpuss1_alert0: trip-point0 {
4577                                         tempe    4189                                         temperature = <95000>;
4578                                         hyste    4190                                         hysteresis = <2000>;
4579                                         type     4191                                         type = "passive";
4580                                 };               4192                                 };
4581                                                  4193 
4582                                 gpuss1_crit:  !! 4194                                 gpuss1_crit: gpuss1_crit {
4583                                         tempe    4195                                         temperature = <110000>;
4584                                         hyste    4196                                         hysteresis = <2000>;
4585                                         type     4197                                         type = "critical";
4586                                 };               4198                                 };
4587                         };                       4199                         };
4588                                                  4200 
4589                         cooling-maps {           4201                         cooling-maps {
4590                                 map0 {           4202                                 map0 {
4591                                         trip     4203                                         trip = <&gpuss1_alert0>;
4592                                         cooli    4204                                         cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4593                                 };               4205                                 };
4594                         };                       4206                         };
4595                 };                               4207                 };
4596                                                  4208 
4597                 aoss1-thermal {                  4209                 aoss1-thermal {
4598                         polling-delay-passive    4210                         polling-delay-passive = <250>;
                                                   >> 4211                         polling-delay = <0>;
4599                                                  4212 
4600                         thermal-sensors = <&t    4213                         thermal-sensors = <&tsens1 0>;
4601                                                  4214 
4602                         trips {                  4215                         trips {
4603                                 aoss1_alert0:    4216                                 aoss1_alert0: trip-point0 {
4604                                         tempe    4217                                         temperature = <90000>;
4605                                         hyste    4218                                         hysteresis = <2000>;
4606                                         type     4219                                         type = "hot";
4607                                 };               4220                                 };
4608                                                  4221 
4609                                 aoss1_crit: a !! 4222                                 aoss1_crit: aoss1_crit {
4610                                         tempe    4223                                         temperature = <110000>;
4611                                         hyste    4224                                         hysteresis = <2000>;
4612                                         type     4225                                         type = "critical";
4613                                 };               4226                                 };
4614                         };                       4227                         };
4615                 };                               4228                 };
4616                                                  4229 
4617                 cwlan-thermal {                  4230                 cwlan-thermal {
4618                         polling-delay-passive    4231                         polling-delay-passive = <250>;
                                                   >> 4232                         polling-delay = <0>;
4619                                                  4233 
4620                         thermal-sensors = <&t    4234                         thermal-sensors = <&tsens1 1>;
4621                                                  4235 
4622                         trips {                  4236                         trips {
4623                                 cwlan_alert0:    4237                                 cwlan_alert0: trip-point0 {
4624                                         tempe    4238                                         temperature = <90000>;
4625                                         hyste    4239                                         hysteresis = <2000>;
4626                                         type     4240                                         type = "hot";
4627                                 };               4241                                 };
4628                                                  4242 
4629                                 cwlan_crit: c !! 4243                                 cwlan_crit: cwlan_crit {
4630                                         tempe    4244                                         temperature = <110000>;
4631                                         hyste    4245                                         hysteresis = <2000>;
4632                                         type     4246                                         type = "critical";
4633                                 };               4247                                 };
4634                         };                       4248                         };
4635                 };                               4249                 };
4636                                                  4250 
4637                 audio-thermal {                  4251                 audio-thermal {
4638                         polling-delay-passive    4252                         polling-delay-passive = <250>;
                                                   >> 4253                         polling-delay = <0>;
4639                                                  4254 
4640                         thermal-sensors = <&t    4255                         thermal-sensors = <&tsens1 2>;
4641                                                  4256 
4642                         trips {                  4257                         trips {
4643                                 audio_alert0:    4258                                 audio_alert0: trip-point0 {
4644                                         tempe    4259                                         temperature = <90000>;
4645                                         hyste    4260                                         hysteresis = <2000>;
4646                                         type     4261                                         type = "hot";
4647                                 };               4262                                 };
4648                                                  4263 
4649                                 audio_crit: a !! 4264                                 audio_crit: audio_crit {
4650                                         tempe    4265                                         temperature = <110000>;
4651                                         hyste    4266                                         hysteresis = <2000>;
4652                                         type     4267                                         type = "critical";
4653                                 };               4268                                 };
4654                         };                       4269                         };
4655                 };                               4270                 };
4656                                                  4271 
4657                 ddr-thermal {                    4272                 ddr-thermal {
4658                         polling-delay-passive    4273                         polling-delay-passive = <250>;
                                                   >> 4274                         polling-delay = <0>;
4659                                                  4275 
4660                         thermal-sensors = <&t    4276                         thermal-sensors = <&tsens1 3>;
4661                                                  4277 
4662                         trips {                  4278                         trips {
4663                                 ddr_alert0: t    4279                                 ddr_alert0: trip-point0 {
4664                                         tempe    4280                                         temperature = <90000>;
4665                                         hyste    4281                                         hysteresis = <2000>;
4666                                         type     4282                                         type = "hot";
4667                                 };               4283                                 };
4668                                                  4284 
4669                                 ddr_crit: ddr !! 4285                                 ddr_crit: ddr_crit {
4670                                         tempe    4286                                         temperature = <110000>;
4671                                         hyste    4287                                         hysteresis = <2000>;
4672                                         type     4288                                         type = "critical";
4673                                 };               4289                                 };
4674                         };                       4290                         };
4675                 };                               4291                 };
4676                                                  4292 
4677                 q6-hvx-thermal {                 4293                 q6-hvx-thermal {
4678                         polling-delay-passive    4294                         polling-delay-passive = <250>;
                                                   >> 4295                         polling-delay = <0>;
4679                                                  4296 
4680                         thermal-sensors = <&t    4297                         thermal-sensors = <&tsens1 4>;
4681                                                  4298 
4682                         trips {                  4299                         trips {
4683                                 q6_hvx_alert0    4300                                 q6_hvx_alert0: trip-point0 {
4684                                         tempe    4301                                         temperature = <90000>;
4685                                         hyste    4302                                         hysteresis = <2000>;
4686                                         type     4303                                         type = "hot";
4687                                 };               4304                                 };
4688                                                  4305 
4689                                 q6_hvx_crit:  !! 4306                                 q6_hvx_crit: q6_hvx_crit {
4690                                         tempe    4307                                         temperature = <110000>;
4691                                         hyste    4308                                         hysteresis = <2000>;
4692                                         type     4309                                         type = "critical";
4693                                 };               4310                                 };
4694                         };                       4311                         };
4695                 };                               4312                 };
4696                                                  4313 
4697                 camera-thermal {                 4314                 camera-thermal {
4698                         polling-delay-passive    4315                         polling-delay-passive = <250>;
                                                   >> 4316                         polling-delay = <0>;
4699                                                  4317 
4700                         thermal-sensors = <&t    4318                         thermal-sensors = <&tsens1 5>;
4701                                                  4319 
4702                         trips {                  4320                         trips {
4703                                 camera_alert0    4321                                 camera_alert0: trip-point0 {
4704                                         tempe    4322                                         temperature = <90000>;
4705                                         hyste    4323                                         hysteresis = <2000>;
4706                                         type     4324                                         type = "hot";
4707                                 };               4325                                 };
4708                                                  4326 
4709                                 camera_crit:  !! 4327                                 camera_crit: camera_crit {
4710                                         tempe    4328                                         temperature = <110000>;
4711                                         hyste    4329                                         hysteresis = <2000>;
4712                                         type     4330                                         type = "critical";
4713                                 };               4331                                 };
4714                         };                       4332                         };
4715                 };                               4333                 };
4716                                                  4334 
4717                 mdm-core-thermal {               4335                 mdm-core-thermal {
4718                         polling-delay-passive    4336                         polling-delay-passive = <250>;
                                                   >> 4337                         polling-delay = <0>;
4719                                                  4338 
4720                         thermal-sensors = <&t    4339                         thermal-sensors = <&tsens1 6>;
4721                                                  4340 
4722                         trips {                  4341                         trips {
4723                                 mdm_alert0: t    4342                                 mdm_alert0: trip-point0 {
4724                                         tempe    4343                                         temperature = <90000>;
4725                                         hyste    4344                                         hysteresis = <2000>;
4726                                         type     4345                                         type = "hot";
4727                                 };               4346                                 };
4728                                                  4347 
4729                                 mdm_crit: mdm !! 4348                                 mdm_crit: mdm_crit {
4730                                         tempe    4349                                         temperature = <110000>;
4731                                         hyste    4350                                         hysteresis = <2000>;
4732                                         type     4351                                         type = "critical";
4733                                 };               4352                                 };
4734                         };                       4353                         };
4735                 };                               4354                 };
4736                                                  4355 
4737                 mdm-dsp-thermal {                4356                 mdm-dsp-thermal {
4738                         polling-delay-passive    4357                         polling-delay-passive = <250>;
                                                   >> 4358                         polling-delay = <0>;
4739                                                  4359 
4740                         thermal-sensors = <&t    4360                         thermal-sensors = <&tsens1 7>;
4741                                                  4361 
4742                         trips {                  4362                         trips {
4743                                 mdm_dsp_alert    4363                                 mdm_dsp_alert0: trip-point0 {
4744                                         tempe    4364                                         temperature = <90000>;
4745                                         hyste    4365                                         hysteresis = <2000>;
4746                                         type     4366                                         type = "hot";
4747                                 };               4367                                 };
4748                                                  4368 
4749                                 mdm_dsp_crit: !! 4369                                 mdm_dsp_crit: mdm_dsp_crit {
4750                                         tempe    4370                                         temperature = <110000>;
4751                                         hyste    4371                                         hysteresis = <2000>;
4752                                         type     4372                                         type = "critical";
4753                                 };               4373                                 };
4754                         };                       4374                         };
4755                 };                               4375                 };
4756                                                  4376 
4757                 npu-thermal {                    4377                 npu-thermal {
4758                         polling-delay-passive    4378                         polling-delay-passive = <250>;
                                                   >> 4379                         polling-delay = <0>;
4759                                                  4380 
4760                         thermal-sensors = <&t    4381                         thermal-sensors = <&tsens1 8>;
4761                                                  4382 
4762                         trips {                  4383                         trips {
4763                                 npu_alert0: t    4384                                 npu_alert0: trip-point0 {
4764                                         tempe    4385                                         temperature = <90000>;
4765                                         hyste    4386                                         hysteresis = <2000>;
4766                                         type     4387                                         type = "hot";
4767                                 };               4388                                 };
4768                                                  4389 
4769                                 npu_crit: npu !! 4390                                 npu_crit: npu_crit {
4770                                         tempe    4391                                         temperature = <110000>;
4771                                         hyste    4392                                         hysteresis = <2000>;
4772                                         type     4393                                         type = "critical";
4773                                 };               4394                                 };
4774                         };                       4395                         };
4775                 };                               4396                 };
4776                                                  4397 
4777                 video-thermal {                  4398                 video-thermal {
4778                         polling-delay-passive    4399                         polling-delay-passive = <250>;
                                                   >> 4400                         polling-delay = <0>;
4779                                                  4401 
4780                         thermal-sensors = <&t    4402                         thermal-sensors = <&tsens1 9>;
4781                                                  4403 
4782                         trips {                  4404                         trips {
4783                                 video_alert0:    4405                                 video_alert0: trip-point0 {
4784                                         tempe    4406                                         temperature = <90000>;
4785                                         hyste    4407                                         hysteresis = <2000>;
4786                                         type     4408                                         type = "hot";
4787                                 };               4409                                 };
4788                                                  4410 
4789                                 video_crit: v !! 4411                                 video_crit: video_crit {
4790                                         tempe    4412                                         temperature = <110000>;
4791                                         hyste    4413                                         hysteresis = <2000>;
4792                                         type     4414                                         type = "critical";
4793                                 };               4415                                 };
4794                         };                       4416                         };
4795                 };                               4417                 };
4796         };                                       4418         };
4797                                                  4419 
4798         timer {                                  4420         timer {
4799                 compatible = "arm,armv8-timer    4421                 compatible = "arm,armv8-timer";
4800                 interrupts = <GIC_PPI 1 IRQ_T    4422                 interrupts = <GIC_PPI 1 IRQ_TYPE_LEVEL_LOW>,
4801                              <GIC_PPI 2 IRQ_T    4423                              <GIC_PPI 2 IRQ_TYPE_LEVEL_LOW>,
4802                              <GIC_PPI 3 IRQ_T    4424                              <GIC_PPI 3 IRQ_TYPE_LEVEL_LOW>,
4803                              <GIC_PPI 0 IRQ_T    4425                              <GIC_PPI 0 IRQ_TYPE_LEVEL_LOW>;
4804         };                                       4426         };
4805 };                                               4427 };
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php