~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/arm64/renesas/rzg2l-smarc-som.dtsi

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/arm64/renesas/rzg2l-smarc-som.dtsi (Version linux-6.12-rc7) and /scripts/dtc/include-prefixes/arm64/renesas/rzg2l-smarc-som.dtsi (Version linux-6.1.116)


  1 // SPDX-License-Identifier: (GPL-2.0-only OR B      1 // SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
  2 /*                                                  2 /*
  3  * Device Tree Source for the RZ/{G2L,V2L} SMA      3  * Device Tree Source for the RZ/{G2L,V2L} SMARC SOM common parts
  4  *                                                  4  *
  5  * Copyright (C) 2021 Renesas Electronics Corp      5  * Copyright (C) 2021 Renesas Electronics Corp.
  6  */                                                 6  */
  7                                                     7 
  8 #include <dt-bindings/gpio/gpio.h>                  8 #include <dt-bindings/gpio/gpio.h>
  9 #include <dt-bindings/interrupt-controller/irq      9 #include <dt-bindings/interrupt-controller/irqc-rzg2l.h>
 10 #include <dt-bindings/pinctrl/rzg2l-pinctrl.h>     10 #include <dt-bindings/pinctrl/rzg2l-pinctrl.h>
 11                                                    11 
 12 /* SW1[2] should be at position 2/OFF to enabl     12 /* SW1[2] should be at position 2/OFF to enable 64 GB eMMC */
 13 #define EMMC    1                                  13 #define EMMC    1
 14                                                    14 
 15 /*                                                 15 /*
 16  * To enable uSD card on CN3,                      16  * To enable uSD card on CN3,
 17  * SW1[2] should be at position 3/ON.              17  * SW1[2] should be at position 3/ON.
 18  * Disable eMMC by setting "#define EMMC           18  * Disable eMMC by setting "#define EMMC        0" above.
 19  */                                                19  */
 20 #define SDHI    (!EMMC)                            20 #define SDHI    (!EMMC)
 21                                                    21 
 22 / {                                                22 / {
 23         aliases {                                  23         aliases {
 24                 ethernet0 = &eth0;                 24                 ethernet0 = &eth0;
 25                 ethernet1 = &eth1;                 25                 ethernet1 = &eth1;
 26         };                                         26         };
 27                                                    27 
 28         chosen {                                   28         chosen {
 29                 bootargs = "ignore_loglevel rw     29                 bootargs = "ignore_loglevel rw root=/dev/nfs ip=on";
 30         };                                         30         };
 31                                                    31 
 32         memory@48000000 {                          32         memory@48000000 {
 33                 device_type = "memory";            33                 device_type = "memory";
 34                 /* first 128MB is reserved for     34                 /* first 128MB is reserved for secure area. */
 35                 reg = <0x0 0x48000000 0x0 0x78     35                 reg = <0x0 0x48000000 0x0 0x78000000>;
 36         };                                         36         };
 37                                                    37 
 38         reg_1p8v: regulator-1p8v {                 38         reg_1p8v: regulator-1p8v {
 39                 compatible = "regulator-fixed"     39                 compatible = "regulator-fixed";
 40                 regulator-name = "fixed-1.8V";     40                 regulator-name = "fixed-1.8V";
 41                 regulator-min-microvolt = <180     41                 regulator-min-microvolt = <1800000>;
 42                 regulator-max-microvolt = <180     42                 regulator-max-microvolt = <1800000>;
 43                 regulator-boot-on;                 43                 regulator-boot-on;
 44                 regulator-always-on;               44                 regulator-always-on;
 45         };                                         45         };
 46                                                    46 
 47         reg_3p3v: regulator-3p3v {                 47         reg_3p3v: regulator-3p3v {
 48                 compatible = "regulator-fixed"     48                 compatible = "regulator-fixed";
 49                 regulator-name = "fixed-3.3V";     49                 regulator-name = "fixed-3.3V";
 50                 regulator-min-microvolt = <330     50                 regulator-min-microvolt = <3300000>;
 51                 regulator-max-microvolt = <330     51                 regulator-max-microvolt = <3300000>;
 52                 regulator-boot-on;                 52                 regulator-boot-on;
 53                 regulator-always-on;               53                 regulator-always-on;
 54         };                                         54         };
 55                                                    55 
 56         reg_1p1v: regulator-vdd-core {             56         reg_1p1v: regulator-vdd-core {
 57                 compatible = "regulator-fixed"     57                 compatible = "regulator-fixed";
 58                 regulator-name = "fixed-1.1V";     58                 regulator-name = "fixed-1.1V";
 59                 regulator-min-microvolt = <110     59                 regulator-min-microvolt = <1100000>;
 60                 regulator-max-microvolt = <110     60                 regulator-max-microvolt = <1100000>;
 61                 regulator-boot-on;                 61                 regulator-boot-on;
 62                 regulator-always-on;               62                 regulator-always-on;
 63         };                                         63         };
 64                                                    64 
 65         vccq_sdhi0: regulator-vccq-sdhi0 {         65         vccq_sdhi0: regulator-vccq-sdhi0 {
 66                 compatible = "regulator-gpio";     66                 compatible = "regulator-gpio";
 67                                                    67 
 68                 regulator-name = "SDHI0 VccQ";     68                 regulator-name = "SDHI0 VccQ";
 69                 regulator-min-microvolt = <180     69                 regulator-min-microvolt = <1800000>;
 70                 regulator-max-microvolt = <330     70                 regulator-max-microvolt = <3300000>;
 71                 states = <3300000 1>, <1800000     71                 states = <3300000 1>, <1800000 0>;
 72                 regulator-boot-on;                 72                 regulator-boot-on;
 73                 gpios = <&pinctrl RZG2L_GPIO(3     73                 gpios = <&pinctrl RZG2L_GPIO(39, 0) GPIO_ACTIVE_HIGH>;
 74                 regulator-always-on;               74                 regulator-always-on;
 75         };                                         75         };
 76                                                << 
 77         /* 32.768kHz crystal */                << 
 78         x2: x2-clock {                         << 
 79                 compatible = "fixed-clock";    << 
 80                 #clock-cells = <0>;            << 
 81                 clock-frequency = <32768>;     << 
 82         };                                     << 
 83 };                                                 76 };
 84                                                    77 
 85 &adc {                                             78 &adc {
 86         pinctrl-0 = <&adc_pins>;                   79         pinctrl-0 = <&adc_pins>;
 87         pinctrl-names = "default";                 80         pinctrl-names = "default";
 88         status = "okay";                           81         status = "okay";
 89                                                    82 
 90         /delete-node/ channel@6;                   83         /delete-node/ channel@6;
 91         /delete-node/ channel@7;                   84         /delete-node/ channel@7;
 92 };                                                 85 };
 93                                                    86 
 94 &eth0 {                                            87 &eth0 {
 95         pinctrl-0 = <&eth0_pins>;                  88         pinctrl-0 = <&eth0_pins>;
 96         pinctrl-names = "default";                 89         pinctrl-names = "default";
 97         phy-handle = <&phy0>;                      90         phy-handle = <&phy0>;
 98         phy-mode = "rgmii-id";                     91         phy-mode = "rgmii-id";
 99         status = "okay";                           92         status = "okay";
100                                                    93 
101         phy0: ethernet-phy@7 {                     94         phy0: ethernet-phy@7 {
102                 compatible = "ethernet-phy-id0     95                 compatible = "ethernet-phy-id0022.1640",
103                              "ethernet-phy-iee     96                              "ethernet-phy-ieee802.3-c22";
104                 reg = <7>;                         97                 reg = <7>;
105                 interrupt-parent = <&irqc>;        98                 interrupt-parent = <&irqc>;
106                 interrupts = <RZG2L_IRQ2 IRQ_T     99                 interrupts = <RZG2L_IRQ2 IRQ_TYPE_LEVEL_LOW>;
107                 rxc-skew-psec = <2400>;           100                 rxc-skew-psec = <2400>;
108                 txc-skew-psec = <2400>;           101                 txc-skew-psec = <2400>;
109                 rxdv-skew-psec = <0>;             102                 rxdv-skew-psec = <0>;
110                 txen-skew-psec = <0>;             103                 txen-skew-psec = <0>;
111                 rxd0-skew-psec = <0>;             104                 rxd0-skew-psec = <0>;
112                 rxd1-skew-psec = <0>;             105                 rxd1-skew-psec = <0>;
113                 rxd2-skew-psec = <0>;             106                 rxd2-skew-psec = <0>;
114                 rxd3-skew-psec = <0>;             107                 rxd3-skew-psec = <0>;
115                 txd0-skew-psec = <0>;             108                 txd0-skew-psec = <0>;
116                 txd1-skew-psec = <0>;             109                 txd1-skew-psec = <0>;
117                 txd2-skew-psec = <0>;             110                 txd2-skew-psec = <0>;
118                 txd3-skew-psec = <0>;             111                 txd3-skew-psec = <0>;
119         };                                        112         };
120 };                                                113 };
121                                                   114 
122 &eth1 {                                           115 &eth1 {
123         pinctrl-0 = <&eth1_pins>;                 116         pinctrl-0 = <&eth1_pins>;
124         pinctrl-names = "default";                117         pinctrl-names = "default";
125         phy-handle = <&phy1>;                     118         phy-handle = <&phy1>;
126         phy-mode = "rgmii-id";                    119         phy-mode = "rgmii-id";
127         status = "okay";                          120         status = "okay";
128                                                   121 
129         phy1: ethernet-phy@7 {                    122         phy1: ethernet-phy@7 {
130                 compatible = "ethernet-phy-id0    123                 compatible = "ethernet-phy-id0022.1640",
131                              "ethernet-phy-iee    124                              "ethernet-phy-ieee802.3-c22";
132                 reg = <7>;                        125                 reg = <7>;
133                 interrupt-parent = <&irqc>;       126                 interrupt-parent = <&irqc>;
134                 interrupts = <RZG2L_IRQ3 IRQ_T    127                 interrupts = <RZG2L_IRQ3 IRQ_TYPE_LEVEL_LOW>;
135                 rxc-skew-psec = <2400>;           128                 rxc-skew-psec = <2400>;
136                 txc-skew-psec = <2400>;           129                 txc-skew-psec = <2400>;
137                 rxdv-skew-psec = <0>;             130                 rxdv-skew-psec = <0>;
138                 txen-skew-psec = <0>;             131                 txen-skew-psec = <0>;
139                 rxd0-skew-psec = <0>;             132                 rxd0-skew-psec = <0>;
140                 rxd1-skew-psec = <0>;             133                 rxd1-skew-psec = <0>;
141                 rxd2-skew-psec = <0>;             134                 rxd2-skew-psec = <0>;
142                 rxd3-skew-psec = <0>;             135                 rxd3-skew-psec = <0>;
143                 txd0-skew-psec = <0>;             136                 txd0-skew-psec = <0>;
144                 txd1-skew-psec = <0>;             137                 txd1-skew-psec = <0>;
145                 txd2-skew-psec = <0>;             138                 txd2-skew-psec = <0>;
146                 txd3-skew-psec = <0>;             139                 txd3-skew-psec = <0>;
147         };                                        140         };
148 };                                                141 };
149                                                   142 
150 &extal_clk {                                      143 &extal_clk {
151         clock-frequency = <24000000>;             144         clock-frequency = <24000000>;
152 };                                                145 };
153                                                   146 
154 &gpu {                                            147 &gpu {
155         mali-supply = <&reg_1p1v>;                148         mali-supply = <&reg_1p1v>;
156 };                                                149 };
157                                                   150 
158 &i2c3 {                                        << 
159         raa215300: pmic@12 {                   << 
160                 compatible = "renesas,raa21530 << 
161                 reg = <0x12>, <0x6f>;          << 
162                 reg-names = "main", "rtc";     << 
163                                                << 
164                 clocks = <&x2>;                << 
165                 clock-names = "xin";           << 
166         };                                     << 
167 };                                             << 
168                                                << 
169 &ostm1 {                                          151 &ostm1 {
170         status = "okay";                          152         status = "okay";
171 };                                                153 };
172                                                   154 
173 &ostm2 {                                          155 &ostm2 {
174         status = "okay";                          156         status = "okay";
175 };                                                157 };
176                                                   158 
177 &pinctrl {                                        159 &pinctrl {
178         adc_pins: adc {                           160         adc_pins: adc {
179                 pinmux = <RZG2L_PORT_PINMUX(9,    161                 pinmux = <RZG2L_PORT_PINMUX(9, 0, 2)>; /* ADC_TRG */
180         };                                        162         };
181                                                   163 
182         eth0_pins: eth0 {                         164         eth0_pins: eth0 {
183                 txc {                          !! 165                 pinmux = <RZG2L_PORT_PINMUX(28, 1, 1)>, /* ET0_LINKSTA */
184                         pinmux = <RZG2L_PORT_P !! 166                          <RZG2L_PORT_PINMUX(27, 1, 1)>, /* ET0_MDC */
185                         power-source = <1800>; !! 167                          <RZG2L_PORT_PINMUX(28, 0, 1)>, /* ET0_MDIO */
186                         output-enable;         !! 168                          <RZG2L_PORT_PINMUX(20, 0, 1)>, /* ET0_TXC */
187                 };                             !! 169                          <RZG2L_PORT_PINMUX(20, 1, 1)>, /* ET0_TX_CTL */
188                                                !! 170                          <RZG2L_PORT_PINMUX(20, 2, 1)>, /* ET0_TXD0 */
189                 mux {                          !! 171                          <RZG2L_PORT_PINMUX(21, 0, 1)>, /* ET0_TXD1 */
190                         pinmux = <RZG2L_PORT_P !! 172                          <RZG2L_PORT_PINMUX(21, 1, 1)>, /* ET0_TXD2 */
191                                  <RZG2L_PORT_P !! 173                          <RZG2L_PORT_PINMUX(22, 0, 1)>, /* ET0_TXD3 */
192                                  <RZG2L_PORT_P !! 174                          <RZG2L_PORT_PINMUX(24, 0, 1)>, /* ET0_RXC */
193                                  <RZG2L_PORT_P !! 175                          <RZG2L_PORT_PINMUX(24, 1, 1)>, /* ET0_RX_CTL */
194                                  <RZG2L_PORT_P !! 176                          <RZG2L_PORT_PINMUX(25, 0, 1)>, /* ET0_RXD0 */
195                                  <RZG2L_PORT_P !! 177                          <RZG2L_PORT_PINMUX(25, 1, 1)>, /* ET0_RXD1 */
196                                  <RZG2L_PORT_P !! 178                          <RZG2L_PORT_PINMUX(26, 0, 1)>, /* ET0_RXD2 */
197                                  <RZG2L_PORT_P !! 179                          <RZG2L_PORT_PINMUX(26, 1, 1)>, /* ET0_RXD3 */
198                                  <RZG2L_PORT_P !! 180                          <RZG2L_PORT_PINMUX(1, 0, 1)>;  /* IRQ2 */
199                                  <RZG2L_PORT_P << 
200                                  <RZG2L_PORT_P << 
201                                  <RZG2L_PORT_P << 
202                                  <RZG2L_PORT_P << 
203                                  <RZG2L_PORT_P << 
204                         power-source = <1800>; << 
205                 };                             << 
206                                                << 
207                 irq {                          << 
208                         pinmux = <RZG2L_PORT_P << 
209                 };                             << 
210         };                                        181         };
211                                                   182 
212         eth1_pins: eth1 {                         183         eth1_pins: eth1 {
213                 txc {                          !! 184                 pinmux = <RZG2L_PORT_PINMUX(37, 2, 1)>, /* ET1_LINKSTA */
214                         pinmux = <RZG2L_PORT_P !! 185                          <RZG2L_PORT_PINMUX(37, 0, 1)>, /* ET1_MDC */
215                         power-source = <1800>; !! 186                          <RZG2L_PORT_PINMUX(37, 1, 1)>, /* ET1_MDIO */
216                         output-enable;         !! 187                          <RZG2L_PORT_PINMUX(29, 0, 1)>, /* ET1_TXC */
217                 };                             !! 188                          <RZG2L_PORT_PINMUX(29, 1, 1)>, /* ET1_TX_CTL */
218                                                !! 189                          <RZG2L_PORT_PINMUX(30, 0, 1)>, /* ET1_TXD0 */
219                 mux {                          !! 190                          <RZG2L_PORT_PINMUX(30, 1, 1)>, /* ET1_TXD1 */
220                         pinmux = <RZG2L_PORT_P !! 191                          <RZG2L_PORT_PINMUX(31, 0, 1)>, /* ET1_TXD2 */
221                                  <RZG2L_PORT_P !! 192                          <RZG2L_PORT_PINMUX(31, 1, 1)>, /* ET1_TXD3 */
222                                  <RZG2L_PORT_P !! 193                          <RZG2L_PORT_PINMUX(33, 1, 1)>, /* ET1_RXC */
223                                  <RZG2L_PORT_P !! 194                          <RZG2L_PORT_PINMUX(34, 0, 1)>, /* ET1_RX_CTL */
224                                  <RZG2L_PORT_P !! 195                          <RZG2L_PORT_PINMUX(34, 1, 1)>, /* ET1_RXD0 */
225                                  <RZG2L_PORT_P !! 196                          <RZG2L_PORT_PINMUX(35, 0, 1)>, /* ET1_RXD1 */
226                                  <RZG2L_PORT_P !! 197                          <RZG2L_PORT_PINMUX(35, 1, 1)>, /* ET1_RXD2 */
227                                  <RZG2L_PORT_P !! 198                          <RZG2L_PORT_PINMUX(36, 0, 1)>, /* ET1_RXD3 */
228                                  <RZG2L_PORT_P !! 199                          <RZG2L_PORT_PINMUX(1, 1, 1)>;  /* IRQ3 */
229                                  <RZG2L_PORT_P << 
230                                  <RZG2L_PORT_P << 
231                                  <RZG2L_PORT_P << 
232                                  <RZG2L_PORT_P << 
233                                  <RZG2L_PORT_P << 
234                         power-source = <1800>; << 
235                 };                             << 
236                                                << 
237                 irq {                          << 
238                         pinmux = <RZG2L_PORT_P << 
239                 };                             << 
240         };                                        200         };
241                                                   201 
242         gpio-sd0-pwr-en-hog {                     202         gpio-sd0-pwr-en-hog {
243                 gpio-hog;                         203                 gpio-hog;
244                 gpios = <RZG2L_GPIO(4, 1) GPIO    204                 gpios = <RZG2L_GPIO(4, 1) GPIO_ACTIVE_HIGH>;
245                 output-high;                      205                 output-high;
246                 line-name = "gpio_sd0_pwr_en";    206                 line-name = "gpio_sd0_pwr_en";
247         };                                        207         };
248                                                   208 
249         qspi0_pins: qspi0 {                       209         qspi0_pins: qspi0 {
250                 qspi0-data {                      210                 qspi0-data {
251                         pins = "QSPI0_IO0", "Q    211                         pins = "QSPI0_IO0", "QSPI0_IO1", "QSPI0_IO2", "QSPI0_IO3";
252                         power-source = <1800>;    212                         power-source = <1800>;
253                 };                                213                 };
254                                                   214 
255                 qspi0-ctrl {                      215                 qspi0-ctrl {
256                         pins = "QSPI0_SPCLK",     216                         pins = "QSPI0_SPCLK", "QSPI0_SSL", "QSPI_RESET#";
257                         power-source = <1800>;    217                         power-source = <1800>;
258                 };                                218                 };
259         };                                        219         };
260                                                   220 
261         /*                                        221         /*
262          * SD0 device selection is XOR between    222          * SD0 device selection is XOR between GPIO_SD0_DEV_SEL and SW1[2]
263          * The below switch logic can be used     223          * The below switch logic can be used to select the device between
264          * eMMC and microSD, after setting GPI    224          * eMMC and microSD, after setting GPIO_SD0_DEV_SEL to high in DT.
265          * SW1[2] should be at position 2/OFF     225          * SW1[2] should be at position 2/OFF to enable 64 GB eMMC
266          * SW1[2] should be at position 3/ON t    226          * SW1[2] should be at position 3/ON to enable uSD card CN3
267          */                                       227          */
268         sd0-dev-sel-hog {                         228         sd0-dev-sel-hog {
269                 gpio-hog;                         229                 gpio-hog;
270                 gpios = <RZG2L_GPIO(41, 1) GPI    230                 gpios = <RZG2L_GPIO(41, 1) GPIO_ACTIVE_HIGH>;
271                 output-high;                      231                 output-high;
272                 line-name = "sd0_dev_sel";        232                 line-name = "sd0_dev_sel";
273         };                                        233         };
274                                                   234 
275         sdhi0_emmc_pins: sd0emmc {                235         sdhi0_emmc_pins: sd0emmc {
276                 sd0_emmc_data {                   236                 sd0_emmc_data {
277                         pins = "SD0_DATA0", "S    237                         pins = "SD0_DATA0", "SD0_DATA1", "SD0_DATA2", "SD0_DATA3",
278                                "SD0_DATA4", "S    238                                "SD0_DATA4", "SD0_DATA5", "SD0_DATA6", "SD0_DATA7";
279                         power-source = <1800>;    239                         power-source = <1800>;
280                 };                                240                 };
281                                                   241 
282                 sd0_emmc_ctrl {                   242                 sd0_emmc_ctrl {
283                         pins = "SD0_CLK", "SD0    243                         pins = "SD0_CLK", "SD0_CMD";
284                         power-source = <1800>;    244                         power-source = <1800>;
285                 };                                245                 };
286                                                   246 
287                 sd0_emmc_rst {                    247                 sd0_emmc_rst {
288                         pins = "SD0_RST#";        248                         pins = "SD0_RST#";
289                         power-source = <1800>;    249                         power-source = <1800>;
290                 };                                250                 };
291         };                                        251         };
292                                                   252 
293         sdhi0_pins: sd0 {                         253         sdhi0_pins: sd0 {
294                 sd0_data {                        254                 sd0_data {
295                         pins = "SD0_DATA0", "S    255                         pins = "SD0_DATA0", "SD0_DATA1", "SD0_DATA2", "SD0_DATA3";
296                         power-source = <3300>;    256                         power-source = <3300>;
297                 };                                257                 };
298                                                   258 
299                 sd0_ctrl {                        259                 sd0_ctrl {
300                         pins = "SD0_CLK", "SD0    260                         pins = "SD0_CLK", "SD0_CMD";
301                         power-source = <3300>;    261                         power-source = <3300>;
302                 };                                262                 };
303                                                   263 
304                 sd0_mux {                         264                 sd0_mux {
305                         pinmux = <RZG2L_PORT_P    265                         pinmux = <RZG2L_PORT_PINMUX(47, 0, 2)>; /* SD0_CD */
306                 };                                266                 };
307         };                                        267         };
308                                                   268 
309         sdhi0_pins_uhs: sd0_uhs {                 269         sdhi0_pins_uhs: sd0_uhs {
310                 sd0_data_uhs {                    270                 sd0_data_uhs {
311                         pins = "SD0_DATA0", "S    271                         pins = "SD0_DATA0", "SD0_DATA1", "SD0_DATA2", "SD0_DATA3";
312                         power-source = <1800>;    272                         power-source = <1800>;
313                 };                                273                 };
314                                                   274 
315                 sd0_ctrl_uhs {                    275                 sd0_ctrl_uhs {
316                         pins = "SD0_CLK", "SD0    276                         pins = "SD0_CLK", "SD0_CMD";
317                         power-source = <1800>;    277                         power-source = <1800>;
318                 };                                278                 };
319                                                   279 
320                 sd0_mux_uhs {                     280                 sd0_mux_uhs {
321                         pinmux = <RZG2L_PORT_P    281                         pinmux = <RZG2L_PORT_PINMUX(47, 0, 2)>; /* SD0_CD */
322                 };                                282                 };
323         };                                        283         };
324 };                                                284 };
325                                                   285 
326 &sbc {                                            286 &sbc {
327         pinctrl-0 = <&qspi0_pins>;                287         pinctrl-0 = <&qspi0_pins>;
328         pinctrl-names = "default";                288         pinctrl-names = "default";
329         status = "okay";                          289         status = "okay";
330                                                   290 
331         flash@0 {                                 291         flash@0 {
332                 compatible = "micron,mt25qu512    292                 compatible = "micron,mt25qu512a", "jedec,spi-nor";
333                 reg = <0>;                        293                 reg = <0>;
334                 m25p,fast-read;                   294                 m25p,fast-read;
335                 spi-max-frequency = <50000000>    295                 spi-max-frequency = <50000000>;
336                 spi-rx-bus-width = <4>;           296                 spi-rx-bus-width = <4>;
337                 spi-tx-bus-width = <4>;        << 
338                                                   297 
339                 partitions {                      298                 partitions {
340                         compatible = "fixed-pa    299                         compatible = "fixed-partitions";
341                         #address-cells = <1>;     300                         #address-cells = <1>;
342                         #size-cells = <1>;        301                         #size-cells = <1>;
343                                                   302 
344                         boot@0 {                  303                         boot@0 {
345                                 reg = <0x00000    304                                 reg = <0x00000000 0x2000000>;
346                                 read-only;        305                                 read-only;
347                         };                        306                         };
348                         user@2000000 {            307                         user@2000000 {
349                                 reg = <0x20000    308                                 reg = <0x2000000 0x2000000>;
350                         };                        309                         };
351                 };                                310                 };
352         };                                        311         };
353 };                                                312 };
354                                                   313 
355 #if SDHI                                          314 #if SDHI
356 &sdhi0 {                                          315 &sdhi0 {
357         pinctrl-0 = <&sdhi0_pins>;                316         pinctrl-0 = <&sdhi0_pins>;
358         pinctrl-1 = <&sdhi0_pins_uhs>;            317         pinctrl-1 = <&sdhi0_pins_uhs>;
359         pinctrl-names = "default", "state_uhs"    318         pinctrl-names = "default", "state_uhs";
360                                                   319 
361         vmmc-supply = <&reg_3p3v>;                320         vmmc-supply = <&reg_3p3v>;
362         vqmmc-supply = <&vccq_sdhi0>;             321         vqmmc-supply = <&vccq_sdhi0>;
363         bus-width = <4>;                          322         bus-width = <4>;
364         sd-uhs-sdr50;                             323         sd-uhs-sdr50;
365         sd-uhs-sdr104;                            324         sd-uhs-sdr104;
366         status = "okay";                          325         status = "okay";
367 };                                                326 };
368 #endif                                            327 #endif
369                                                   328 
370 #if EMMC                                          329 #if EMMC
371 &sdhi0 {                                          330 &sdhi0 {
372         pinctrl-0 = <&sdhi0_emmc_pins>;           331         pinctrl-0 = <&sdhi0_emmc_pins>;
373         pinctrl-1 = <&sdhi0_emmc_pins>;           332         pinctrl-1 = <&sdhi0_emmc_pins>;
374         pinctrl-names = "default", "state_uhs"    333         pinctrl-names = "default", "state_uhs";
375                                                   334 
376         vmmc-supply = <&reg_3p3v>;                335         vmmc-supply = <&reg_3p3v>;
377         vqmmc-supply = <&reg_1p8v>;               336         vqmmc-supply = <&reg_1p8v>;
378         bus-width = <8>;                          337         bus-width = <8>;
379         mmc-hs200-1_8v;                           338         mmc-hs200-1_8v;
380         non-removable;                            339         non-removable;
381         fixed-emmc-driver-type = <1>;             340         fixed-emmc-driver-type = <1>;
382         status = "okay";                          341         status = "okay";
383 };                                                342 };
384 #endif                                            343 #endif
385                                                   344 
386 &wdt0 {                                           345 &wdt0 {
387         status = "okay";                          346         status = "okay";
388         timeout-sec = <60>;                       347         timeout-sec = <60>;
389 };                                                348 };
390                                                   349 
391 &wdt1 {                                           350 &wdt1 {
                                                   >> 351         status = "okay";
                                                   >> 352         timeout-sec = <60>;
                                                   >> 353 };
                                                   >> 354 
                                                   >> 355 &wdt2 {
392         status = "okay";                          356         status = "okay";
393         timeout-sec = <60>;                       357         timeout-sec = <60>;
394 };                                                358 };
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php