1 // SPDX-License-Identifier: (GPL-2.0-only OR B 1 // SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 2 /* 2 /* 3 * Device Tree Source for the RZ/G2LC SMARC EV 3 * Device Tree Source for the RZ/G2LC SMARC EVK parts 4 * 4 * 5 * Copyright (C) 2022 Renesas Electronics Corp 5 * Copyright (C) 2022 Renesas Electronics Corp. 6 */ 6 */ 7 7 8 #include <dt-bindings/gpio/gpio.h> 8 #include <dt-bindings/gpio/gpio.h> 9 #include <dt-bindings/pinctrl/rzg2l-pinctrl.h> 9 #include <dt-bindings/pinctrl/rzg2l-pinctrl.h> 10 10 11 #include "rzg2lc-smarc-pinfunction.dtsi" 11 #include "rzg2lc-smarc-pinfunction.dtsi" 12 #include "rz-smarc-common.dtsi" 12 #include "rz-smarc-common.dtsi" 13 13 14 / { 14 / { 15 aliases { 15 aliases { 16 serial1 = &scif1; 16 serial1 = &scif1; 17 i2c2 = &i2c2; 17 i2c2 = &i2c2; 18 }; 18 }; 19 19 20 osc1: cec-clock { 20 osc1: cec-clock { 21 compatible = "fixed-clock"; 21 compatible = "fixed-clock"; 22 #clock-cells = <0>; 22 #clock-cells = <0>; 23 clock-frequency = <12000000>; 23 clock-frequency = <12000000>; 24 }; 24 }; 25 25 26 hdmi-out { 26 hdmi-out { 27 compatible = "hdmi-connector"; 27 compatible = "hdmi-connector"; 28 type = "d"; 28 type = "d"; 29 29 30 port { 30 port { 31 hdmi_con_out: endpoint 31 hdmi_con_out: endpoint { 32 remote-endpoin 32 remote-endpoint = <&adv7535_out>; 33 }; 33 }; 34 }; 34 }; 35 }; 35 }; 36 << 37 #if (SW_I2S0_I2S1) << 38 /delete-node/ sound; << 39 << 40 sound_card { << 41 compatible = "audio-graph-card << 42 label = "HDMI-Audio"; << 43 dais = <&i2s2_port>; << 44 }; << 45 #endif << 46 }; 36 }; 47 37 48 #if (SW_SCIF_CAN || SW_RSPI_CAN) 38 #if (SW_SCIF_CAN || SW_RSPI_CAN) 49 &canfd { 39 &canfd { 50 pinctrl-0 = <&can1_pins>; 40 pinctrl-0 = <&can1_pins>; 51 /delete-node/ channel@0; 41 /delete-node/ channel@0; 52 }; 42 }; 53 #else 43 #else 54 &canfd { 44 &canfd { 55 /delete-property/ pinctrl-0; 45 /delete-property/ pinctrl-0; 56 /delete-property/ pinctrl-names; 46 /delete-property/ pinctrl-names; 57 status = "disabled"; 47 status = "disabled"; 58 }; 48 }; 59 #endif 49 #endif 60 50 61 #if (!SW_I2S0_I2S1) << 62 &cpu_dai { 51 &cpu_dai { 63 sound-dai = <&ssi0>; 52 sound-dai = <&ssi0>; 64 }; 53 }; 65 #endif << 66 54 67 &dsi { 55 &dsi { 68 status = "okay"; 56 status = "okay"; 69 57 70 ports { 58 ports { 71 port@1 { 59 port@1 { 72 dsi0_out: endpoint { 60 dsi0_out: endpoint { 73 data-lanes = < 61 data-lanes = <1 2 3 4>; 74 remote-endpoin 62 remote-endpoint = <&adv7535_in>; 75 }; 63 }; 76 }; 64 }; 77 }; 65 }; 78 }; 66 }; 79 67 80 &du { 68 &du { 81 status = "okay"; 69 status = "okay"; 82 }; 70 }; 83 71 84 &i2c1 { 72 &i2c1 { 85 adv7535: hdmi@3d { 73 adv7535: hdmi@3d { 86 compatible = "adi,adv7535"; 74 compatible = "adi,adv7535"; 87 reg = <0x3d>; 75 reg = <0x3d>; 88 76 89 interrupt-parent = <&pinctrl>; 77 interrupt-parent = <&pinctrl>; 90 interrupts = <RZG2L_GPIO(43, 1 78 interrupts = <RZG2L_GPIO(43, 1) IRQ_TYPE_EDGE_FALLING>; 91 clocks = <&osc1>; 79 clocks = <&osc1>; 92 clock-names = "cec"; 80 clock-names = "cec"; 93 avdd-supply = <®_1p8v>; 81 avdd-supply = <®_1p8v>; 94 dvdd-supply = <®_1p8v>; 82 dvdd-supply = <®_1p8v>; 95 pvdd-supply = <®_1p8v>; 83 pvdd-supply = <®_1p8v>; 96 a2vdd-supply = <®_1p8v>; 84 a2vdd-supply = <®_1p8v>; 97 v3p3-supply = <®_3p3v>; 85 v3p3-supply = <®_3p3v>; 98 v1p2-supply = <®_1p8v>; 86 v1p2-supply = <®_1p8v>; 99 87 100 adi,dsi-lanes = <4>; 88 adi,dsi-lanes = <4>; 101 89 102 ports { 90 ports { 103 #address-cells = <1>; 91 #address-cells = <1>; 104 #size-cells = <0>; 92 #size-cells = <0>; 105 93 106 port@0 { 94 port@0 { 107 reg = <0>; 95 reg = <0>; 108 adv7535_in: en 96 adv7535_in: endpoint { 109 remote 97 remote-endpoint = <&dsi0_out>; 110 }; 98 }; 111 }; 99 }; 112 100 113 port@1 { 101 port@1 { 114 reg = <1>; 102 reg = <1>; 115 adv7535_out: e 103 adv7535_out: endpoint { 116 remote 104 remote-endpoint = <&hdmi_con_out>; 117 }; 105 }; 118 }; 106 }; 119 << 120 #if (SW_I2S0_I2S1) << 121 port@2 { << 122 reg = <2>; << 123 codec_endpoint << 124 remote << 125 }; << 126 }; << 127 #endif << 128 }; 107 }; 129 }; 108 }; 130 }; 109 }; 131 110 132 &i2c2 { 111 &i2c2 { 133 pinctrl-0 = <&i2c2_pins>; 112 pinctrl-0 = <&i2c2_pins>; 134 pinctrl-names = "default"; 113 pinctrl-names = "default"; 135 clock-frequency = <400000>; 114 clock-frequency = <400000>; 136 115 137 status = "okay"; 116 status = "okay"; 138 117 139 wm8978: codec@1a { 118 wm8978: codec@1a { 140 compatible = "wlf,wm8978"; 119 compatible = "wlf,wm8978"; 141 #sound-dai-cells = <0>; 120 #sound-dai-cells = <0>; 142 reg = <0x1a>; 121 reg = <0x1a>; 143 }; 122 }; 144 123 145 versa3: clock-generator@68 { 124 versa3: clock-generator@68 { 146 compatible = "renesas,5p35023" 125 compatible = "renesas,5p35023"; 147 reg = <0x68>; 126 reg = <0x68>; 148 #clock-cells = <1>; 127 #clock-cells = <1>; 149 clocks = <&x1>; 128 clocks = <&x1>; 150 129 151 renesas,settings = [ 130 renesas,settings = [ 152 80 00 11 19 4c 02 23 7 131 80 00 11 19 4c 02 23 7f 83 19 08 a9 5f 25 24 bf 153 00 14 7a e1 00 00 00 0 132 00 14 7a e1 00 00 00 00 01 55 59 bb 3f 30 90 b6 154 80 b0 45 c4 95 133 80 b0 45 c4 95 155 ]; 134 ]; 156 135 157 assigned-clocks = <&versa3 0>, 136 assigned-clocks = <&versa3 0>, <&versa3 1>, 158 <&versa3 2>, 137 <&versa3 2>, <&versa3 3>, 159 <&versa3 4>, 138 <&versa3 4>, <&versa3 5>; 160 assigned-clock-rates = <240000 139 assigned-clock-rates = <24000000>, <11289600>, 161 <112896 140 <11289600>, <12000000>, 162 <250000 141 <25000000>, <12288000>; 163 }; 142 }; 164 }; 143 }; 165 144 166 #if PMOD_MTU3 145 #if PMOD_MTU3 167 &mtu3 { 146 &mtu3 { 168 pinctrl-0 = <&mtu3_pins>; 147 pinctrl-0 = <&mtu3_pins>; 169 pinctrl-names = "default"; 148 pinctrl-names = "default"; 170 149 171 status = "okay"; 150 status = "okay"; 172 }; 151 }; 173 152 174 &spi1 { 153 &spi1 { 175 status = "disabled"; 154 status = "disabled"; 176 }; 155 }; 177 #endif 156 #endif 178 157 179 /* 158 /* 180 * To enable SCIF1 (SER0) on PMOD1 (CN7), On c 159 * To enable SCIF1 (SER0) on PMOD1 (CN7), On connector board 181 * SW1 should be at position 2->3 so that SER0 160 * SW1 should be at position 2->3 so that SER0_CTS# line is activated 182 * SW2 should be at position 2->3 so that SER0 161 * SW2 should be at position 2->3 so that SER0_TX line is activated 183 * SW3 should be at position 2->3 so that SER0 162 * SW3 should be at position 2->3 so that SER0_RX line is activated 184 * SW4 should be at position 2->3 so that SER0 163 * SW4 should be at position 2->3 so that SER0_RTS# line is activated 185 */ 164 */ 186 #if (!SW_SCIF_CAN && PMOD1_SER0) 165 #if (!SW_SCIF_CAN && PMOD1_SER0) 187 &scif1 { 166 &scif1 { 188 pinctrl-0 = <&scif1_pins>; 167 pinctrl-0 = <&scif1_pins>; 189 pinctrl-names = "default"; 168 pinctrl-names = "default"; 190 169 191 uart-has-rtscts; 170 uart-has-rtscts; 192 status = "okay"; 171 status = "okay"; 193 }; 172 }; 194 #endif 173 #endif 195 174 196 &ssi0 { 175 &ssi0 { 197 pinctrl-0 = <&ssi0_pins>; 176 pinctrl-0 = <&ssi0_pins>; 198 pinctrl-names = "default"; 177 pinctrl-names = "default"; 199 178 200 status = "okay"; 179 status = "okay"; 201 << 202 #if (SW_I2S0_I2S1) << 203 i2s2_port: port { << 204 i2s2_cpu_endpoint: endpoint { << 205 remote-endpoint = <&co << 206 dai-format = "i2s"; << 207 << 208 bitclock-master = <&i2 << 209 frame-master = <&i2s2_ << 210 }; << 211 }; << 212 #endif << 213 }; 180 }; 214 181 215 #if (SW_RSPI_CAN) 182 #if (SW_RSPI_CAN) 216 &spi1 { 183 &spi1 { 217 /delete-property/ pinctrl-0; 184 /delete-property/ pinctrl-0; 218 /delete-property/ pinctrl-names; 185 /delete-property/ pinctrl-names; 219 status = "disabled"; 186 status = "disabled"; 220 }; 187 }; 221 #endif 188 #endif 222 189 223 &vccq_sdhi1 { 190 &vccq_sdhi1 { 224 gpios = <&pinctrl RZG2L_GPIO(39, 1) GP 191 gpios = <&pinctrl RZG2L_GPIO(39, 1) GPIO_ACTIVE_HIGH>; 225 }; 192 };
Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.