~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/arm64/xilinx/zynqmp-sck-kv-g-revA.dtso

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/arm64/xilinx/zynqmp-sck-kv-g-revA.dtso (Version linux-6.12-rc7) and /scripts/dtc/include-prefixes/arm64/xilinx/zynqmp-sck-kv-g-revA.dtso (Version linux-6.6.60)


  1 // SPDX-License-Identifier: GPL-2.0                 1 // SPDX-License-Identifier: GPL-2.0
  2 /*                                                  2 /*
  3  * dts file for KV260 revA Carrier Card             3  * dts file for KV260 revA Carrier Card
  4  *                                                  4  *
  5  * (C) Copyright 2020 - 2022, Xilinx, Inc.          5  * (C) Copyright 2020 - 2022, Xilinx, Inc.
  6  * (C) Copyright 2022 - 2023, Advanced Micro D      6  * (C) Copyright 2022 - 2023, Advanced Micro Devices, Inc.
  7  *                                                  7  *
  8  * SD level shifter:                                8  * SD level shifter:
  9  * "A" - A01 board un-modified (NXP)                9  * "A" - A01 board un-modified (NXP)
 10  * "Y" - A01 board modified with legacy interp     10  * "Y" - A01 board modified with legacy interposer (Nexperia)
 11  * "Z" - A01 board modified with Diode interpo     11  * "Z" - A01 board modified with Diode interposer
 12  *                                                 12  *
 13  * Michal Simek <michal.simek@amd.com>              13  * Michal Simek <michal.simek@amd.com>
 14  */                                                14  */
 15                                                    15 
 16 #include <dt-bindings/gpio/gpio.h>                 16 #include <dt-bindings/gpio/gpio.h>
 17 #include <dt-bindings/net/ti-dp83867.h>            17 #include <dt-bindings/net/ti-dp83867.h>
 18 #include <dt-bindings/phy/phy.h>                   18 #include <dt-bindings/phy/phy.h>
 19 #include <dt-bindings/pinctrl/pinctrl-zynqmp.h     19 #include <dt-bindings/pinctrl/pinctrl-zynqmp.h>
 20                                                    20 
 21 /dts-v1/;                                          21 /dts-v1/;
 22 /plugin/;                                          22 /plugin/;
 23                                                    23 
 24 &{/} {                                             24 &{/} {
 25         compatible = "xlnx,zynqmp-sk-kv260-rev << 
 26                      "xlnx,zynqmp-sk-kv260-rev << 
 27                      "xlnx,zynqmp-sk-kv260-rev << 
 28                      "xlnx,zynqmp-sk-kv260", " << 
 29         model = "ZynqMP KV260 revA";           << 
 30                                                << 
 31         ina260-u14 {                           << 
 32                 compatible = "iio-hwmon";      << 
 33                 io-channels = <&u14 0>, <&u14  << 
 34         };                                     << 
 35                                                << 
 36         si5332_0: si5332-0 { /* u17 */             25         si5332_0: si5332-0 { /* u17 */
 37                 compatible = "fixed-clock";        26                 compatible = "fixed-clock";
 38                 #clock-cells = <0>;                27                 #clock-cells = <0>;
 39                 clock-frequency = <125000000>;     28                 clock-frequency = <125000000>;
 40         };                                         29         };
 41                                                    30 
 42         si5332_1: si5332-1 { /* u17 */             31         si5332_1: si5332-1 { /* u17 */
 43                 compatible = "fixed-clock";        32                 compatible = "fixed-clock";
 44                 #clock-cells = <0>;                33                 #clock-cells = <0>;
 45                 clock-frequency = <25000000>;      34                 clock-frequency = <25000000>;
 46         };                                         35         };
 47                                                    36 
 48         si5332_2: si5332-2 { /* u17 */             37         si5332_2: si5332-2 { /* u17 */
 49                 compatible = "fixed-clock";        38                 compatible = "fixed-clock";
 50                 #clock-cells = <0>;                39                 #clock-cells = <0>;
 51                 clock-frequency = <48000000>;      40                 clock-frequency = <48000000>;
 52         };                                         41         };
 53                                                    42 
 54         si5332_3: si5332-3 { /* u17 */             43         si5332_3: si5332-3 { /* u17 */
 55                 compatible = "fixed-clock";        44                 compatible = "fixed-clock";
 56                 #clock-cells = <0>;                45                 #clock-cells = <0>;
 57                 clock-frequency = <24000000>;      46                 clock-frequency = <24000000>;
 58         };                                         47         };
 59                                                    48 
 60         si5332_4: si5332-4 { /* u17 */             49         si5332_4: si5332-4 { /* u17 */
 61                 compatible = "fixed-clock";        50                 compatible = "fixed-clock";
 62                 #clock-cells = <0>;                51                 #clock-cells = <0>;
 63                 clock-frequency = <26000000>;      52                 clock-frequency = <26000000>;
 64         };                                         53         };
 65                                                    54 
 66         si5332_5: si5332-5 { /* u17 */             55         si5332_5: si5332-5 { /* u17 */
 67                 compatible = "fixed-clock";        56                 compatible = "fixed-clock";
 68                 #clock-cells = <0>;                57                 #clock-cells = <0>;
 69                 clock-frequency = <27000000>;      58                 clock-frequency = <27000000>;
 70         };                                         59         };
 71 };                                                 60 };
 72                                                    61 
 73 &i2c1 { /* I2C_SCK C23/C24 - MIO from SOM */       62 &i2c1 { /* I2C_SCK C23/C24 - MIO from SOM */
 74         #address-cells = <1>;                      63         #address-cells = <1>;
 75         #size-cells = <0>;                         64         #size-cells = <0>;
 76         pinctrl-names = "default", "gpio";         65         pinctrl-names = "default", "gpio";
 77         pinctrl-0 = <&pinctrl_i2c1_default>;       66         pinctrl-0 = <&pinctrl_i2c1_default>;
 78         pinctrl-1 = <&pinctrl_i2c1_gpio>;          67         pinctrl-1 = <&pinctrl_i2c1_gpio>;
 79         scl-gpios = <&gpio 24 (GPIO_ACTIVE_HIG     68         scl-gpios = <&gpio 24 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
 80         sda-gpios = <&gpio 25 (GPIO_ACTIVE_HIG     69         sda-gpios = <&gpio 25 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
 81                                                    70 
 82         u14: ina260@40 { /* u14 */             !!  71         /* u14 - 0x40 - ina260 */
 83                 compatible = "ti,ina260";      << 
 84                 #io-channel-cells = <1>;       << 
 85                 label = "ina260-u14";          << 
 86                 reg = <0x40>;                  << 
 87         };                                     << 
 88         /* u27 - 0xe0 - STDP4320 DP/HDMI split     72         /* u27 - 0xe0 - STDP4320 DP/HDMI splitter */
 89 };                                                 73 };
 90                                                    74 
 91 /* DP/USB 3.0 and SATA */                          75 /* DP/USB 3.0 and SATA */
 92 &psgtr {                                           76 &psgtr {
 93         status = "okay";                           77         status = "okay";
 94         /* pcie, usb3, sata */                     78         /* pcie, usb3, sata */
 95         clocks = <&si5332_5>, <&si5332_4>, <&s     79         clocks = <&si5332_5>, <&si5332_4>, <&si5332_0>;
 96         clock-names = "ref0", "ref1", "ref2";      80         clock-names = "ref0", "ref1", "ref2";
 97 };                                                 81 };
 98                                                    82 
 99 &sata {                                            83 &sata {
100         status = "okay";                           84         status = "okay";
101         /* SATA OOB timing settings */             85         /* SATA OOB timing settings */
102         ceva,p0-cominit-params = /bits/ 8 <0x1     86         ceva,p0-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>;
103         ceva,p0-comwake-params = /bits/ 8 <0x0     87         ceva,p0-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>;
104         ceva,p0-burst-params = /bits/ 8 <0x13      88         ceva,p0-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
105         ceva,p0-retry-params = /bits/ 16 <0x96     89         ceva,p0-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
106         ceva,p1-cominit-params = /bits/ 8 <0x1     90         ceva,p1-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>;
107         ceva,p1-comwake-params = /bits/ 8 <0x0     91         ceva,p1-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>;
108         ceva,p1-burst-params = /bits/ 8 <0x13      92         ceva,p1-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
109         ceva,p1-retry-params = /bits/ 16 <0x96     93         ceva,p1-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
110         phy-names = "sata-phy";                    94         phy-names = "sata-phy";
111         phys = <&psgtr 3 PHY_TYPE_SATA 1 2>;       95         phys = <&psgtr 3 PHY_TYPE_SATA 1 2>;
112 };                                                 96 };
113                                                    97 
114 &zynqmp_dpsub {                                    98 &zynqmp_dpsub {
115         status = "okay";                           99         status = "okay";
116         phy-names = "dp-phy0", "dp-phy1";         100         phy-names = "dp-phy0", "dp-phy1";
117         phys = <&psgtr 1 PHY_TYPE_DP 0 0>, <&p    101         phys = <&psgtr 1 PHY_TYPE_DP 0 0>, <&psgtr 0 PHY_TYPE_DP 1 0>;
118         assigned-clock-rates = <27000000>, <25    102         assigned-clock-rates = <27000000>, <25000000>, <300000000>;
119 };                                                103 };
120                                                   104 
121 &zynqmp_dpdma {                                   105 &zynqmp_dpdma {
122         status = "okay";                          106         status = "okay";
123         assigned-clock-rates = <600000000>;       107         assigned-clock-rates = <600000000>;
124 };                                                108 };
125                                                   109 
126 &usb0 {                                           110 &usb0 {
127         status = "okay";                          111         status = "okay";
128         pinctrl-names = "default";                112         pinctrl-names = "default";
129         pinctrl-0 = <&pinctrl_usb0_default>;      113         pinctrl-0 = <&pinctrl_usb0_default>;
130         phy-names = "usb3-phy";                   114         phy-names = "usb3-phy";
131         phys = <&psgtr 2 PHY_TYPE_USB3 0 1>;      115         phys = <&psgtr 2 PHY_TYPE_USB3 0 1>;
132         /* missing usb5744 - u43 */               116         /* missing usb5744 - u43 */
133 };                                                117 };
134                                                   118 
135 &dwc3_0 {                                         119 &dwc3_0 {
136         status = "okay";                          120         status = "okay";
137         dr_mode = "host";                         121         dr_mode = "host";
138         snps,usb3_lpm_capable;                    122         snps,usb3_lpm_capable;
139         maximum-speed = "super-speed";            123         maximum-speed = "super-speed";
140 };                                                124 };
141                                                   125 
142 &sdhci1 { /* on CC with tuned parameters */       126 &sdhci1 { /* on CC with tuned parameters */
143         status = "okay";                          127         status = "okay";
144         pinctrl-names = "default";                128         pinctrl-names = "default";
145         pinctrl-0 = <&pinctrl_sdhci1_default>;    129         pinctrl-0 = <&pinctrl_sdhci1_default>;
146         /*                                        130         /*
147          * SD 3.0 requires level shifter and t    131          * SD 3.0 requires level shifter and this property
148          * should be removed if the board has     132          * should be removed if the board has level shifter and
149          * need to work in UHS mode               133          * need to work in UHS mode
150          */                                       134          */
151         no-1-8-v;                                 135         no-1-8-v;
152         disable-wp;                               136         disable-wp;
153         xlnx,mio-bank = <1>;                      137         xlnx,mio-bank = <1>;
154         assigned-clock-rates = <187498123>;       138         assigned-clock-rates = <187498123>;
155         bus-width = <4>;                          139         bus-width = <4>;
156 };                                                140 };
157                                                   141 
158 &gem3 {                                        !! 142 &gem3 { /* required by spec */
159         status = "okay";                          143         status = "okay";
160         pinctrl-names = "default";                144         pinctrl-names = "default";
161         pinctrl-0 = <&pinctrl_gem3_default>;      145         pinctrl-0 = <&pinctrl_gem3_default>;
162         phy-handle = <&phy0>;                     146         phy-handle = <&phy0>;
163         phy-mode = "rgmii-id";                    147         phy-mode = "rgmii-id";
164         assigned-clock-rates = <250000000>;       148         assigned-clock-rates = <250000000>;
165                                                   149 
166         mdio: mdio {                              150         mdio: mdio {
167                 #address-cells = <1>;             151                 #address-cells = <1>;
168                 #size-cells = <0>;                152                 #size-cells = <0>;
169                                                   153 
170                 phy0: ethernet-phy@1 {            154                 phy0: ethernet-phy@1 {
171                         #phy-cells = <1>;         155                         #phy-cells = <1>;
172                         reg = <1>;                156                         reg = <1>;
173                         compatible = "ethernet    157                         compatible = "ethernet-phy-id2000.a231";
174                         ti,rx-internal-delay =    158                         ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_25_NS>;
175                         ti,tx-internal-delay =    159                         ti,tx-internal-delay = <DP83867_RGMIIDCTL_2_75_NS>;
176                         ti,fifo-depth = <DP838    160                         ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_4_B_NIB>;
177                         ti,dp83867-rxctrl-stra    161                         ti,dp83867-rxctrl-strap-quirk;
178                         reset-assert-us = <100    162                         reset-assert-us = <100>;
179                         reset-deassert-us = <2    163                         reset-deassert-us = <280>;
180                         reset-gpios = <&gpio 3    164                         reset-gpios = <&gpio 38 GPIO_ACTIVE_LOW>;
181                 };                                165                 };
182         };                                        166         };
183 };                                                167 };
184                                                   168 
185 &pinctrl0 {                                    !! 169 &pinctrl0 { /* required by spec */
186         status = "okay";                          170         status = "okay";
187                                                   171 
188         pinctrl_gpio0_default: gpio0-default { << 
189                 conf {                         << 
190                         groups = "gpio0_38_grp << 
191                         bias-pull-up;          << 
192                         power-source = <IO_STA << 
193                 };                             << 
194                                                << 
195                 mux {                          << 
196                         groups = "gpio0_38_grp << 
197                         function = "gpio0";    << 
198                 };                             << 
199                                                << 
200                 conf-tx {                      << 
201                         pins = "MIO38";        << 
202                         bias-disable;          << 
203                         output-enable;         << 
204                 };                             << 
205         };                                     << 
206                                                << 
207         pinctrl_uart1_default: uart1-default {    172         pinctrl_uart1_default: uart1-default {
208                 conf {                            173                 conf {
209                         groups = "uart1_9_grp"    174                         groups = "uart1_9_grp";
210                         slew-rate = <SLEW_RATE    175                         slew-rate = <SLEW_RATE_SLOW>;
211                         power-source = <IO_STA    176                         power-source = <IO_STANDARD_LVCMOS18>;
212                         drive-strength = <12>;    177                         drive-strength = <12>;
213                 };                                178                 };
214                                                   179 
215                 conf-rx {                         180                 conf-rx {
216                         pins = "MIO37";           181                         pins = "MIO37";
217                         bias-high-impedance;      182                         bias-high-impedance;
218                 };                                183                 };
219                                                   184 
220                 conf-tx {                         185                 conf-tx {
221                         pins = "MIO36";           186                         pins = "MIO36";
222                         bias-disable;             187                         bias-disable;
223                         output-enable;         << 
224                 };                                188                 };
225                                                   189 
226                 mux {                             190                 mux {
227                         groups = "uart1_9_grp"    191                         groups = "uart1_9_grp";
228                         function = "uart1";       192                         function = "uart1";
229                 };                                193                 };
230         };                                        194         };
231                                                   195 
232         pinctrl_i2c1_default: i2c1-default {      196         pinctrl_i2c1_default: i2c1-default {
233                 conf {                            197                 conf {
234                         groups = "i2c1_6_grp";    198                         groups = "i2c1_6_grp";
235                         bias-pull-up;             199                         bias-pull-up;
236                         slew-rate = <SLEW_RATE    200                         slew-rate = <SLEW_RATE_SLOW>;
237                         power-source = <IO_STA    201                         power-source = <IO_STANDARD_LVCMOS18>;
238                 };                                202                 };
239                                                   203 
240                 mux {                             204                 mux {
241                         groups = "i2c1_6_grp";    205                         groups = "i2c1_6_grp";
242                         function = "i2c1";        206                         function = "i2c1";
243                 };                                207                 };
244         };                                        208         };
245                                                   209 
246         pinctrl_i2c1_gpio: i2c1-gpio-grp {     !! 210         pinctrl_i2c1_gpio: i2c1-gpio {
247                 conf {                            211                 conf {
248                         groups = "gpio0_24_grp    212                         groups = "gpio0_24_grp", "gpio0_25_grp";
249                         slew-rate = <SLEW_RATE    213                         slew-rate = <SLEW_RATE_SLOW>;
250                         power-source = <IO_STA    214                         power-source = <IO_STANDARD_LVCMOS18>;
251                 };                                215                 };
252                                                   216 
253                 mux {                             217                 mux {
254                         groups = "gpio0_24_grp    218                         groups = "gpio0_24_grp", "gpio0_25_grp";
255                         function = "gpio0";       219                         function = "gpio0";
256                 };                                220                 };
257         };                                        221         };
258                                                   222 
259         pinctrl_gem3_default: gem3-default {      223         pinctrl_gem3_default: gem3-default {
260                 conf {                            224                 conf {
261                         groups = "ethernet3_0_    225                         groups = "ethernet3_0_grp";
262                         slew-rate = <SLEW_RATE    226                         slew-rate = <SLEW_RATE_SLOW>;
263                         power-source = <IO_STA    227                         power-source = <IO_STANDARD_LVCMOS18>;
264                 };                                228                 };
265                                                   229 
266                 conf-rx {                         230                 conf-rx {
267                         pins = "MIO70", "MIO72    231                         pins = "MIO70", "MIO72", "MIO74";
268                         bias-high-impedance;      232                         bias-high-impedance;
269                         low-power-disable;        233                         low-power-disable;
270                 };                                234                 };
271                                                   235 
272                 conf-bootstrap {                  236                 conf-bootstrap {
273                         pins = "MIO71", "MIO73    237                         pins = "MIO71", "MIO73", "MIO75";
274                         bias-disable;             238                         bias-disable;
275                         output-enable;         << 
276                         low-power-disable;        239                         low-power-disable;
277                 };                                240                 };
278                                                   241 
279                 conf-tx {                         242                 conf-tx {
280                         pins = "MIO64", "MIO65    243                         pins = "MIO64", "MIO65", "MIO66",
281                                 "MIO67", "MIO6    244                                 "MIO67", "MIO68", "MIO69";
282                         bias-disable;             245                         bias-disable;
283                         output-enable;         << 
284                         low-power-enable;         246                         low-power-enable;
285                 };                                247                 };
286                                                   248 
287                 conf-mdio {                       249                 conf-mdio {
288                         groups = "mdio3_0_grp"    250                         groups = "mdio3_0_grp";
289                         slew-rate = <SLEW_RATE    251                         slew-rate = <SLEW_RATE_SLOW>;
290                         power-source = <IO_STA    252                         power-source = <IO_STANDARD_LVCMOS18>;
291                         bias-disable;             253                         bias-disable;
292                         output-enable;         << 
293                 };                                254                 };
294                                                   255 
295                 mux-mdio {                        256                 mux-mdio {
296                         function = "mdio3";       257                         function = "mdio3";
297                         groups = "mdio3_0_grp"    258                         groups = "mdio3_0_grp";
298                 };                                259                 };
299                                                   260 
300                 mux {                             261                 mux {
301                         function = "ethernet3"    262                         function = "ethernet3";
302                         groups = "ethernet3_0_    263                         groups = "ethernet3_0_grp";
303                 };                                264                 };
304         };                                        265         };
305                                                   266 
306         pinctrl_usb0_default: usb0-default {      267         pinctrl_usb0_default: usb0-default {
307                 conf {                            268                 conf {
308                         groups = "usb0_0_grp";    269                         groups = "usb0_0_grp";
309                         power-source = <IO_STA    270                         power-source = <IO_STANDARD_LVCMOS18>;
310                 };                                271                 };
311                                                   272 
312                 conf-rx {                         273                 conf-rx {
313                         pins = "MIO52", "MIO53    274                         pins = "MIO52", "MIO53", "MIO55";
314                         bias-high-impedance;      275                         bias-high-impedance;
315                         drive-strength = <12>;    276                         drive-strength = <12>;
316                         slew-rate = <SLEW_RATE    277                         slew-rate = <SLEW_RATE_FAST>;
317                 };                                278                 };
318                                                   279 
319                 conf-tx {                         280                 conf-tx {
320                         pins = "MIO54", "MIO56    281                         pins = "MIO54", "MIO56", "MIO57", "MIO58", "MIO59",
321                         "MIO60", "MIO61", "MIO    282                         "MIO60", "MIO61", "MIO62", "MIO63";
322                         bias-disable;             283                         bias-disable;
323                         output-enable;         << 
324                         drive-strength = <4>;     284                         drive-strength = <4>;
325                         slew-rate = <SLEW_RATE    285                         slew-rate = <SLEW_RATE_SLOW>;
326                 };                                286                 };
327                                                   287 
328                 mux {                             288                 mux {
329                         groups = "usb0_0_grp";    289                         groups = "usb0_0_grp";
330                         function = "usb0";        290                         function = "usb0";
331                 };                                291                 };
332         };                                        292         };
333                                                   293 
334         pinctrl_sdhci1_default: sdhci1-default    294         pinctrl_sdhci1_default: sdhci1-default {
335                 conf {                            295                 conf {
336                         groups = "sdio1_0_grp"    296                         groups = "sdio1_0_grp";
337                         slew-rate = <SLEW_RATE    297                         slew-rate = <SLEW_RATE_SLOW>;
338                         power-source = <IO_STA    298                         power-source = <IO_STANDARD_LVCMOS18>;
339                         bias-disable;             299                         bias-disable;
340                         output-enable;         << 
341                 };                                300                 };
342                                                   301 
343                 conf-cd {                         302                 conf-cd {
344                         groups = "sdio1_cd_0_g    303                         groups = "sdio1_cd_0_grp";
345                         bias-high-impedance;      304                         bias-high-impedance;
346                         bias-pull-up;             305                         bias-pull-up;
347                         slew-rate = <SLEW_RATE    306                         slew-rate = <SLEW_RATE_SLOW>;
348                         power-source = <IO_STA    307                         power-source = <IO_STANDARD_LVCMOS18>;
349                 };                                308                 };
350                                                   309 
351                 mux-cd {                          310                 mux-cd {
352                         groups = "sdio1_cd_0_g    311                         groups = "sdio1_cd_0_grp";
353                         function = "sdio1_cd";    312                         function = "sdio1_cd";
354                 };                                313                 };
355                                                   314 
356                 mux {                             315                 mux {
357                         groups = "sdio1_0_grp"    316                         groups = "sdio1_0_grp";
358                         function = "sdio1";       317                         function = "sdio1";
359                 };                                318                 };
360         };                                        319         };
361 };                                             << 
362                                                << 
363 &gpio {                                        << 
364         status = "okay";                       << 
365         pinctrl-names = "default";             << 
366         pinctrl-0 = <&pinctrl_gpio0_default>;  << 
367 };                                                320 };
368                                                   321 
369 &uart1 {                                          322 &uart1 {
370         status = "okay";                          323         status = "okay";
371         pinctrl-names = "default";                324         pinctrl-names = "default";
372         pinctrl-0 = <&pinctrl_uart1_default>;     325         pinctrl-0 = <&pinctrl_uart1_default>;
373 };                                                326 };
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php