~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/dt-bindings/clock/exynos5250.h

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/dt-bindings/clock/exynos5250.h (Version linux-6.12-rc7) and /scripts/dtc/include-prefixes/dt-bindings/clock/exynos5250.h (Version linux-2.4.37.11)


  1 /* SPDX-License-Identifier: GPL-2.0 */              1 
  2 /*                                                
  3  * Copyright (c) 2013 Samsung Electronics Co.,    
  4  * Author: Andrzej Hajda <a.hajda@samsung.com>    
  5  *                                                
  6  * Device Tree binding constants for Exynos525    
  7  */                                               
  8                                                   
  9 #ifndef _DT_BINDINGS_CLOCK_EXYNOS_5250_H          
 10 #define _DT_BINDINGS_CLOCK_EXYNOS_5250_H          
 11                                                   
 12 /* core clocks */                                 
 13 #define CLK_FIN_PLL             1                 
 14 #define CLK_FOUT_APLL           2                 
 15 #define CLK_FOUT_MPLL           3                 
 16 #define CLK_FOUT_BPLL           4                 
 17 #define CLK_FOUT_GPLL           5                 
 18 #define CLK_FOUT_CPLL           6                 
 19 #define CLK_FOUT_EPLL           7                 
 20 #define CLK_FOUT_VPLL           8                 
 21 #define CLK_ARM_CLK             9                 
 22 #define CLK_DIV_ARM2            10                
 23                                                   
 24 /* gate for special clocks (sclk) */              
 25 #define CLK_SCLK_CAM_BAYER      128               
 26 #define CLK_SCLK_CAM0           129               
 27 #define CLK_SCLK_CAM1           130               
 28 #define CLK_SCLK_GSCL_WA        131               
 29 #define CLK_SCLK_GSCL_WB        132               
 30 #define CLK_SCLK_FIMD1          133               
 31 #define CLK_SCLK_MIPI1          134               
 32 #define CLK_SCLK_DP             135               
 33 #define CLK_SCLK_HDMI           136               
 34 #define CLK_SCLK_PIXEL          137               
 35 #define CLK_SCLK_AUDIO0         138               
 36 #define CLK_SCLK_MMC0           139               
 37 #define CLK_SCLK_MMC1           140               
 38 #define CLK_SCLK_MMC2           141               
 39 #define CLK_SCLK_MMC3           142               
 40 #define CLK_SCLK_SATA           143               
 41 #define CLK_SCLK_USB3           144               
 42 #define CLK_SCLK_JPEG           145               
 43 #define CLK_SCLK_UART0          146               
 44 #define CLK_SCLK_UART1          147               
 45 #define CLK_SCLK_UART2          148               
 46 #define CLK_SCLK_UART3          149               
 47 #define CLK_SCLK_PWM            150               
 48 #define CLK_SCLK_AUDIO1         151               
 49 #define CLK_SCLK_AUDIO2         152               
 50 #define CLK_SCLK_SPDIF          153               
 51 #define CLK_SCLK_SPI0           154               
 52 #define CLK_SCLK_SPI1           155               
 53 #define CLK_SCLK_SPI2           156               
 54 #define CLK_DIV_I2S1            157               
 55 #define CLK_DIV_I2S2            158               
 56 #define CLK_SCLK_HDMIPHY        159               
 57 #define CLK_DIV_PCM0            160               
 58                                                   
 59 /* gate clocks */                                 
 60 #define CLK_GSCL0               256               
 61 #define CLK_GSCL1               257               
 62 #define CLK_GSCL2               258               
 63 #define CLK_GSCL3               259               
 64 #define CLK_GSCL_WA             260               
 65 #define CLK_GSCL_WB             261               
 66 #define CLK_SMMU_GSCL0          262               
 67 #define CLK_SMMU_GSCL1          263               
 68 #define CLK_SMMU_GSCL2          264               
 69 #define CLK_SMMU_GSCL3          265               
 70 #define CLK_MFC                 266               
 71 #define CLK_SMMU_MFCL           267               
 72 #define CLK_SMMU_MFCR           268               
 73 #define CLK_ROTATOR             269               
 74 #define CLK_JPEG                270               
 75 #define CLK_MDMA1               271               
 76 #define CLK_SMMU_ROTATOR        272               
 77 #define CLK_SMMU_JPEG           273               
 78 #define CLK_SMMU_MDMA1          274               
 79 #define CLK_PDMA0               275               
 80 #define CLK_PDMA1               276               
 81 #define CLK_SATA                277               
 82 #define CLK_USBOTG              278               
 83 #define CLK_MIPI_HSI            279               
 84 #define CLK_SDMMC0              280               
 85 #define CLK_SDMMC1              281               
 86 #define CLK_SDMMC2              282               
 87 #define CLK_SDMMC3              283               
 88 #define CLK_SROMC               284               
 89 #define CLK_USB2                285               
 90 #define CLK_USB3                286               
 91 #define CLK_SATA_PHYCTRL        287               
 92 #define CLK_SATA_PHYI2C         288               
 93 #define CLK_UART0               289               
 94 #define CLK_UART1               290               
 95 #define CLK_UART2               291               
 96 #define CLK_UART3               292               
 97 #define CLK_UART4               293               
 98 #define CLK_I2C0                294               
 99 #define CLK_I2C1                295               
100 #define CLK_I2C2                296               
101 #define CLK_I2C3                297               
102 #define CLK_I2C4                298               
103 #define CLK_I2C5                299               
104 #define CLK_I2C6                300               
105 #define CLK_I2C7                301               
106 #define CLK_I2C_HDMI            302               
107 #define CLK_ADC                 303               
108 #define CLK_SPI0                304               
109 #define CLK_SPI1                305               
110 #define CLK_SPI2                306               
111 #define CLK_I2S1                307               
112 #define CLK_I2S2                308               
113 #define CLK_PCM1                309               
114 #define CLK_PCM2                310               
115 #define CLK_PWM                 311               
116 #define CLK_SPDIF               312               
117 #define CLK_AC97                313               
118 #define CLK_HSI2C0              314               
119 #define CLK_HSI2C1              315               
120 #define CLK_HSI2C2              316               
121 #define CLK_HSI2C3              317               
122 #define CLK_CHIPID              318               
123 #define CLK_SYSREG              319               
124 #define CLK_PMU                 320               
125 #define CLK_CMU_TOP             321               
126 #define CLK_CMU_CORE            322               
127 #define CLK_CMU_MEM             323               
128 #define CLK_TZPC0               324               
129 #define CLK_TZPC1               325               
130 #define CLK_TZPC2               326               
131 #define CLK_TZPC3               327               
132 #define CLK_TZPC4               328               
133 #define CLK_TZPC5               329               
134 #define CLK_TZPC6               330               
135 #define CLK_TZPC7               331               
136 #define CLK_TZPC8               332               
137 #define CLK_TZPC9               333               
138 #define CLK_HDMI_CEC            334               
139 #define CLK_MCT                 335               
140 #define CLK_WDT                 336               
141 #define CLK_RTC                 337               
142 #define CLK_TMU                 338               
143 #define CLK_FIMD1               339               
144 #define CLK_MIE1                340               
145 #define CLK_DSIM0               341               
146 #define CLK_DP                  342               
147 #define CLK_MIXER               343               
148 #define CLK_HDMI                344               
149 #define CLK_G2D                 345               
150 #define CLK_MDMA0               346               
151 #define CLK_SMMU_MDMA0          347               
152 #define CLK_SSS                 348               
153 #define CLK_G3D                 349               
154 #define CLK_SMMU_TV             350               
155 #define CLK_SMMU_FIMD1          351               
156 #define CLK_SMMU_2D             352               
157 #define CLK_SMMU_FIMC_ISP       353               
158 #define CLK_SMMU_FIMC_DRC       354               
159 #define CLK_SMMU_FIMC_SCC       355               
160 #define CLK_SMMU_FIMC_SCP       356               
161 #define CLK_SMMU_FIMC_FD        357               
162 #define CLK_SMMU_FIMC_MCU       358               
163 #define CLK_SMMU_FIMC_ODC       359               
164 #define CLK_SMMU_FIMC_DIS0      360               
165 #define CLK_SMMU_FIMC_DIS1      361               
166 #define CLK_SMMU_FIMC_3DNR      362               
167 #define CLK_SMMU_FIMC_LITE0     363               
168 #define CLK_SMMU_FIMC_LITE1     364               
169 #define CLK_CAMIF_TOP           365               
170                                                   
171 /* mux clocks */                                  
172 #define CLK_MOUT_HDMI           1024              
173 #define CLK_MOUT_GPLL           1025              
174 #define CLK_MOUT_ACLK200_DISP1_SUB      1026      
175 #define CLK_MOUT_ACLK300_DISP1_SUB      1027      
176 #define CLK_MOUT_APLL           1028              
177 #define CLK_MOUT_MPLL           1029              
178 #define CLK_MOUT_VPLLSRC        1030              
179                                                   
180 #endif /* _DT_BINDINGS_CLOCK_EXYNOS_5250_H */     
181                                                   

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php