~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/dt-bindings/clock/omap5.h

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/dt-bindings/clock/omap5.h (Architecture i386) and /scripts/dtc/include-prefixes/dt-bindings/clock/omap5.h (Architecture sparc)


  1 /* SPDX-License-Identifier: GPL-2.0-only */         1 /* SPDX-License-Identifier: GPL-2.0-only */
  2 /*                                                  2 /*
  3  * Copyright 2017 Texas Instruments, Inc.           3  * Copyright 2017 Texas Instruments, Inc.
  4  */                                                 4  */
  5 #ifndef __DT_BINDINGS_CLK_OMAP5_H                   5 #ifndef __DT_BINDINGS_CLK_OMAP5_H
  6 #define __DT_BINDINGS_CLK_OMAP5_H                   6 #define __DT_BINDINGS_CLK_OMAP5_H
  7                                                     7 
  8 #define OMAP5_CLKCTRL_OFFSET    0x20                8 #define OMAP5_CLKCTRL_OFFSET    0x20
  9 #define OMAP5_CLKCTRL_INDEX(offset)     ((offs      9 #define OMAP5_CLKCTRL_INDEX(offset)     ((offset) - OMAP5_CLKCTRL_OFFSET)
 10                                                    10 
 11 /* mpu clocks */                                   11 /* mpu clocks */
 12 #define OMAP5_MPU_CLKCTRL       OMAP5_CLKCTRL_     12 #define OMAP5_MPU_CLKCTRL       OMAP5_CLKCTRL_INDEX(0x20)
 13                                                    13 
 14 /* dsp clocks */                                   14 /* dsp clocks */
 15 #define OMAP5_MMU_DSP_CLKCTRL   OMAP5_CLKCTRL_     15 #define OMAP5_MMU_DSP_CLKCTRL   OMAP5_CLKCTRL_INDEX(0x20)
 16                                                    16 
 17 /* abe clocks */                                   17 /* abe clocks */
 18 #define OMAP5_L4_ABE_CLKCTRL    OMAP5_CLKCTRL_     18 #define OMAP5_L4_ABE_CLKCTRL    OMAP5_CLKCTRL_INDEX(0x20)
 19 #define OMAP5_AESS_CLKCTRL      OMAP5_CLKCTRL_     19 #define OMAP5_AESS_CLKCTRL      OMAP5_CLKCTRL_INDEX(0x28)
 20 #define OMAP5_MCPDM_CLKCTRL     OMAP5_CLKCTRL_     20 #define OMAP5_MCPDM_CLKCTRL     OMAP5_CLKCTRL_INDEX(0x30)
 21 #define OMAP5_DMIC_CLKCTRL      OMAP5_CLKCTRL_     21 #define OMAP5_DMIC_CLKCTRL      OMAP5_CLKCTRL_INDEX(0x38)
 22 #define OMAP5_MCBSP1_CLKCTRL    OMAP5_CLKCTRL_     22 #define OMAP5_MCBSP1_CLKCTRL    OMAP5_CLKCTRL_INDEX(0x48)
 23 #define OMAP5_MCBSP2_CLKCTRL    OMAP5_CLKCTRL_     23 #define OMAP5_MCBSP2_CLKCTRL    OMAP5_CLKCTRL_INDEX(0x50)
 24 #define OMAP5_MCBSP3_CLKCTRL    OMAP5_CLKCTRL_     24 #define OMAP5_MCBSP3_CLKCTRL    OMAP5_CLKCTRL_INDEX(0x58)
 25 #define OMAP5_TIMER5_CLKCTRL    OMAP5_CLKCTRL_     25 #define OMAP5_TIMER5_CLKCTRL    OMAP5_CLKCTRL_INDEX(0x68)
 26 #define OMAP5_TIMER6_CLKCTRL    OMAP5_CLKCTRL_     26 #define OMAP5_TIMER6_CLKCTRL    OMAP5_CLKCTRL_INDEX(0x70)
 27 #define OMAP5_TIMER7_CLKCTRL    OMAP5_CLKCTRL_     27 #define OMAP5_TIMER7_CLKCTRL    OMAP5_CLKCTRL_INDEX(0x78)
 28 #define OMAP5_TIMER8_CLKCTRL    OMAP5_CLKCTRL_     28 #define OMAP5_TIMER8_CLKCTRL    OMAP5_CLKCTRL_INDEX(0x80)
 29                                                    29 
 30 /* l3main1 clocks */                               30 /* l3main1 clocks */
 31 #define OMAP5_L3_MAIN_1_CLKCTRL OMAP5_CLKCTRL_     31 #define OMAP5_L3_MAIN_1_CLKCTRL OMAP5_CLKCTRL_INDEX(0x20)
 32                                                    32 
 33 /* l3main2 clocks */                               33 /* l3main2 clocks */
 34 #define OMAP5_L3_MAIN_2_CLKCTRL OMAP5_CLKCTRL_     34 #define OMAP5_L3_MAIN_2_CLKCTRL OMAP5_CLKCTRL_INDEX(0x20)
 35 #define OMAP5_L3_MAIN_2_GPMC_CLKCTRL    OMAP5_     35 #define OMAP5_L3_MAIN_2_GPMC_CLKCTRL    OMAP5_CLKCTRL_INDEX(0x28)
 36 #define OMAP5_L3_MAIN_2_OCMC_RAM_CLKCTRL           36 #define OMAP5_L3_MAIN_2_OCMC_RAM_CLKCTRL        OMAP5_CLKCTRL_INDEX(0x30)
 37                                                    37 
 38 /* ipu clocks */                                   38 /* ipu clocks */
 39 #define OMAP5_MMU_IPU_CLKCTRL   OMAP5_CLKCTRL_     39 #define OMAP5_MMU_IPU_CLKCTRL   OMAP5_CLKCTRL_INDEX(0x20)
 40                                                    40 
 41 /* dma clocks */                                   41 /* dma clocks */
 42 #define OMAP5_DMA_SYSTEM_CLKCTRL        OMAP5_     42 #define OMAP5_DMA_SYSTEM_CLKCTRL        OMAP5_CLKCTRL_INDEX(0x20)
 43                                                    43 
 44 /* emif clocks */                                  44 /* emif clocks */
 45 #define OMAP5_DMM_CLKCTRL       OMAP5_CLKCTRL_     45 #define OMAP5_DMM_CLKCTRL       OMAP5_CLKCTRL_INDEX(0x20)
 46 #define OMAP5_EMIF1_CLKCTRL     OMAP5_CLKCTRL_     46 #define OMAP5_EMIF1_CLKCTRL     OMAP5_CLKCTRL_INDEX(0x30)
 47 #define OMAP5_EMIF2_CLKCTRL     OMAP5_CLKCTRL_     47 #define OMAP5_EMIF2_CLKCTRL     OMAP5_CLKCTRL_INDEX(0x38)
 48                                                    48 
 49 /* l4cfg clocks */                                 49 /* l4cfg clocks */
 50 #define OMAP5_L4_CFG_CLKCTRL    OMAP5_CLKCTRL_     50 #define OMAP5_L4_CFG_CLKCTRL    OMAP5_CLKCTRL_INDEX(0x20)
 51 #define OMAP5_SPINLOCK_CLKCTRL  OMAP5_CLKCTRL_     51 #define OMAP5_SPINLOCK_CLKCTRL  OMAP5_CLKCTRL_INDEX(0x28)
 52 #define OMAP5_MAILBOX_CLKCTRL   OMAP5_CLKCTRL_     52 #define OMAP5_MAILBOX_CLKCTRL   OMAP5_CLKCTRL_INDEX(0x30)
 53                                                    53 
 54 /* l3instr clocks */                               54 /* l3instr clocks */
 55 #define OMAP5_L3_MAIN_3_CLKCTRL OMAP5_CLKCTRL_     55 #define OMAP5_L3_MAIN_3_CLKCTRL OMAP5_CLKCTRL_INDEX(0x20)
 56 #define OMAP5_L3_INSTR_CLKCTRL  OMAP5_CLKCTRL_     56 #define OMAP5_L3_INSTR_CLKCTRL  OMAP5_CLKCTRL_INDEX(0x28)
 57                                                    57 
 58 /* l4per clocks */                                 58 /* l4per clocks */
 59 #define OMAP5_TIMER10_CLKCTRL   OMAP5_CLKCTRL_     59 #define OMAP5_TIMER10_CLKCTRL   OMAP5_CLKCTRL_INDEX(0x28)
 60 #define OMAP5_TIMER11_CLKCTRL   OMAP5_CLKCTRL_     60 #define OMAP5_TIMER11_CLKCTRL   OMAP5_CLKCTRL_INDEX(0x30)
 61 #define OMAP5_TIMER2_CLKCTRL    OMAP5_CLKCTRL_     61 #define OMAP5_TIMER2_CLKCTRL    OMAP5_CLKCTRL_INDEX(0x38)
 62 #define OMAP5_TIMER3_CLKCTRL    OMAP5_CLKCTRL_     62 #define OMAP5_TIMER3_CLKCTRL    OMAP5_CLKCTRL_INDEX(0x40)
 63 #define OMAP5_TIMER4_CLKCTRL    OMAP5_CLKCTRL_     63 #define OMAP5_TIMER4_CLKCTRL    OMAP5_CLKCTRL_INDEX(0x48)
 64 #define OMAP5_TIMER9_CLKCTRL    OMAP5_CLKCTRL_     64 #define OMAP5_TIMER9_CLKCTRL    OMAP5_CLKCTRL_INDEX(0x50)
 65 #define OMAP5_GPIO2_CLKCTRL     OMAP5_CLKCTRL_     65 #define OMAP5_GPIO2_CLKCTRL     OMAP5_CLKCTRL_INDEX(0x60)
 66 #define OMAP5_GPIO3_CLKCTRL     OMAP5_CLKCTRL_     66 #define OMAP5_GPIO3_CLKCTRL     OMAP5_CLKCTRL_INDEX(0x68)
 67 #define OMAP5_GPIO4_CLKCTRL     OMAP5_CLKCTRL_     67 #define OMAP5_GPIO4_CLKCTRL     OMAP5_CLKCTRL_INDEX(0x70)
 68 #define OMAP5_GPIO5_CLKCTRL     OMAP5_CLKCTRL_     68 #define OMAP5_GPIO5_CLKCTRL     OMAP5_CLKCTRL_INDEX(0x78)
 69 #define OMAP5_GPIO6_CLKCTRL     OMAP5_CLKCTRL_     69 #define OMAP5_GPIO6_CLKCTRL     OMAP5_CLKCTRL_INDEX(0x80)
 70 #define OMAP5_I2C1_CLKCTRL      OMAP5_CLKCTRL_     70 #define OMAP5_I2C1_CLKCTRL      OMAP5_CLKCTRL_INDEX(0xa0)
 71 #define OMAP5_I2C2_CLKCTRL      OMAP5_CLKCTRL_     71 #define OMAP5_I2C2_CLKCTRL      OMAP5_CLKCTRL_INDEX(0xa8)
 72 #define OMAP5_I2C3_CLKCTRL      OMAP5_CLKCTRL_     72 #define OMAP5_I2C3_CLKCTRL      OMAP5_CLKCTRL_INDEX(0xb0)
 73 #define OMAP5_I2C4_CLKCTRL      OMAP5_CLKCTRL_     73 #define OMAP5_I2C4_CLKCTRL      OMAP5_CLKCTRL_INDEX(0xb8)
 74 #define OMAP5_L4_PER_CLKCTRL    OMAP5_CLKCTRL_     74 #define OMAP5_L4_PER_CLKCTRL    OMAP5_CLKCTRL_INDEX(0xc0)
 75 #define OMAP5_MCSPI1_CLKCTRL    OMAP5_CLKCTRL_     75 #define OMAP5_MCSPI1_CLKCTRL    OMAP5_CLKCTRL_INDEX(0xf0)
 76 #define OMAP5_MCSPI2_CLKCTRL    OMAP5_CLKCTRL_     76 #define OMAP5_MCSPI2_CLKCTRL    OMAP5_CLKCTRL_INDEX(0xf8)
 77 #define OMAP5_MCSPI3_CLKCTRL    OMAP5_CLKCTRL_     77 #define OMAP5_MCSPI3_CLKCTRL    OMAP5_CLKCTRL_INDEX(0x100)
 78 #define OMAP5_MCSPI4_CLKCTRL    OMAP5_CLKCTRL_     78 #define OMAP5_MCSPI4_CLKCTRL    OMAP5_CLKCTRL_INDEX(0x108)
 79 #define OMAP5_GPIO7_CLKCTRL     OMAP5_CLKCTRL_     79 #define OMAP5_GPIO7_CLKCTRL     OMAP5_CLKCTRL_INDEX(0x110)
 80 #define OMAP5_GPIO8_CLKCTRL     OMAP5_CLKCTRL_     80 #define OMAP5_GPIO8_CLKCTRL     OMAP5_CLKCTRL_INDEX(0x118)
 81 #define OMAP5_MMC3_CLKCTRL      OMAP5_CLKCTRL_     81 #define OMAP5_MMC3_CLKCTRL      OMAP5_CLKCTRL_INDEX(0x120)
 82 #define OMAP5_MMC4_CLKCTRL      OMAP5_CLKCTRL_     82 #define OMAP5_MMC4_CLKCTRL      OMAP5_CLKCTRL_INDEX(0x128)
 83 #define OMAP5_UART1_CLKCTRL     OMAP5_CLKCTRL_     83 #define OMAP5_UART1_CLKCTRL     OMAP5_CLKCTRL_INDEX(0x140)
 84 #define OMAP5_UART2_CLKCTRL     OMAP5_CLKCTRL_     84 #define OMAP5_UART2_CLKCTRL     OMAP5_CLKCTRL_INDEX(0x148)
 85 #define OMAP5_UART3_CLKCTRL     OMAP5_CLKCTRL_     85 #define OMAP5_UART3_CLKCTRL     OMAP5_CLKCTRL_INDEX(0x150)
 86 #define OMAP5_UART4_CLKCTRL     OMAP5_CLKCTRL_     86 #define OMAP5_UART4_CLKCTRL     OMAP5_CLKCTRL_INDEX(0x158)
 87 #define OMAP5_MMC5_CLKCTRL      OMAP5_CLKCTRL_     87 #define OMAP5_MMC5_CLKCTRL      OMAP5_CLKCTRL_INDEX(0x160)
 88 #define OMAP5_I2C5_CLKCTRL      OMAP5_CLKCTRL_     88 #define OMAP5_I2C5_CLKCTRL      OMAP5_CLKCTRL_INDEX(0x168)
 89 #define OMAP5_UART5_CLKCTRL     OMAP5_CLKCTRL_     89 #define OMAP5_UART5_CLKCTRL     OMAP5_CLKCTRL_INDEX(0x170)
 90 #define OMAP5_UART6_CLKCTRL     OMAP5_CLKCTRL_     90 #define OMAP5_UART6_CLKCTRL     OMAP5_CLKCTRL_INDEX(0x178)
 91                                                    91 
 92 /* l4_secure clocks */                             92 /* l4_secure clocks */
 93 #define OMAP5_L4_SECURE_CLKCTRL_OFFSET  0x1a0      93 #define OMAP5_L4_SECURE_CLKCTRL_OFFSET  0x1a0
 94 #define OMAP5_L4_SECURE_CLKCTRL_INDEX(offset)      94 #define OMAP5_L4_SECURE_CLKCTRL_INDEX(offset)   ((offset) - OMAP5_L4_SECURE_CLKCTRL_OFFSET)
 95 #define OMAP5_AES1_CLKCTRL      OMAP5_L4_SECUR     95 #define OMAP5_AES1_CLKCTRL      OMAP5_L4_SECURE_CLKCTRL_INDEX(0x1a0)
 96 #define OMAP5_AES2_CLKCTRL      OMAP5_L4_SECUR     96 #define OMAP5_AES2_CLKCTRL      OMAP5_L4_SECURE_CLKCTRL_INDEX(0x1a8)
 97 #define OMAP5_DES3DES_CLKCTRL   OMAP5_L4_SECUR     97 #define OMAP5_DES3DES_CLKCTRL   OMAP5_L4_SECURE_CLKCTRL_INDEX(0x1b0)
 98 #define OMAP5_FPKA_CLKCTRL      OMAP5_L4_SECUR     98 #define OMAP5_FPKA_CLKCTRL      OMAP5_L4_SECURE_CLKCTRL_INDEX(0x1b8)
 99 #define OMAP5_RNG_CLKCTRL       OMAP5_L4_SECUR     99 #define OMAP5_RNG_CLKCTRL       OMAP5_L4_SECURE_CLKCTRL_INDEX(0x1c0)
100 #define OMAP5_SHA2MD5_CLKCTRL   OMAP5_L4_SECUR    100 #define OMAP5_SHA2MD5_CLKCTRL   OMAP5_L4_SECURE_CLKCTRL_INDEX(0x1c8)
101 #define OMAP5_DMA_CRYPTO_CLKCTRL        OMAP5_    101 #define OMAP5_DMA_CRYPTO_CLKCTRL        OMAP5_L4_SECURE_CLKCTRL_INDEX(0x1d8)
102                                                   102 
103 /* iva clocks */                                  103 /* iva clocks */
104 #define OMAP5_IVA_CLKCTRL       OMAP5_CLKCTRL_    104 #define OMAP5_IVA_CLKCTRL       OMAP5_CLKCTRL_INDEX(0x20)
105 #define OMAP5_SL2IF_CLKCTRL     OMAP5_CLKCTRL_    105 #define OMAP5_SL2IF_CLKCTRL     OMAP5_CLKCTRL_INDEX(0x28)
106                                                   106 
107 /* dss clocks */                                  107 /* dss clocks */
108 #define OMAP5_DSS_CORE_CLKCTRL  OMAP5_CLKCTRL_    108 #define OMAP5_DSS_CORE_CLKCTRL  OMAP5_CLKCTRL_INDEX(0x20)
109                                                   109 
110 /* gpu clocks */                                  110 /* gpu clocks */
111 #define OMAP5_GPU_CLKCTRL       OMAP5_CLKCTRL_    111 #define OMAP5_GPU_CLKCTRL       OMAP5_CLKCTRL_INDEX(0x20)
112                                                   112 
113 /* l3init clocks */                               113 /* l3init clocks */
114 #define OMAP5_MMC1_CLKCTRL      OMAP5_CLKCTRL_    114 #define OMAP5_MMC1_CLKCTRL      OMAP5_CLKCTRL_INDEX(0x28)
115 #define OMAP5_MMC2_CLKCTRL      OMAP5_CLKCTRL_    115 #define OMAP5_MMC2_CLKCTRL      OMAP5_CLKCTRL_INDEX(0x30)
116 #define OMAP5_USB_HOST_HS_CLKCTRL       OMAP5_    116 #define OMAP5_USB_HOST_HS_CLKCTRL       OMAP5_CLKCTRL_INDEX(0x58)
117 #define OMAP5_USB_TLL_HS_CLKCTRL        OMAP5_    117 #define OMAP5_USB_TLL_HS_CLKCTRL        OMAP5_CLKCTRL_INDEX(0x68)
118 #define OMAP5_SATA_CLKCTRL      OMAP5_CLKCTRL_    118 #define OMAP5_SATA_CLKCTRL      OMAP5_CLKCTRL_INDEX(0x88)
119 #define OMAP5_OCP2SCP1_CLKCTRL  OMAP5_CLKCTRL_    119 #define OMAP5_OCP2SCP1_CLKCTRL  OMAP5_CLKCTRL_INDEX(0xe0)
120 #define OMAP5_OCP2SCP3_CLKCTRL  OMAP5_CLKCTRL_    120 #define OMAP5_OCP2SCP3_CLKCTRL  OMAP5_CLKCTRL_INDEX(0xe8)
121 #define OMAP5_USB_OTG_SS_CLKCTRL        OMAP5_    121 #define OMAP5_USB_OTG_SS_CLKCTRL        OMAP5_CLKCTRL_INDEX(0xf0)
122                                                   122 
123 /* wkupaon clocks */                              123 /* wkupaon clocks */
124 #define OMAP5_L4_WKUP_CLKCTRL   OMAP5_CLKCTRL_    124 #define OMAP5_L4_WKUP_CLKCTRL   OMAP5_CLKCTRL_INDEX(0x20)
125 #define OMAP5_WD_TIMER2_CLKCTRL OMAP5_CLKCTRL_    125 #define OMAP5_WD_TIMER2_CLKCTRL OMAP5_CLKCTRL_INDEX(0x30)
126 #define OMAP5_GPIO1_CLKCTRL     OMAP5_CLKCTRL_    126 #define OMAP5_GPIO1_CLKCTRL     OMAP5_CLKCTRL_INDEX(0x38)
127 #define OMAP5_TIMER1_CLKCTRL    OMAP5_CLKCTRL_    127 #define OMAP5_TIMER1_CLKCTRL    OMAP5_CLKCTRL_INDEX(0x40)
128 #define OMAP5_COUNTER_32K_CLKCTRL       OMAP5_    128 #define OMAP5_COUNTER_32K_CLKCTRL       OMAP5_CLKCTRL_INDEX(0x50)
129 #define OMAP5_KBD_CLKCTRL       OMAP5_CLKCTRL_    129 #define OMAP5_KBD_CLKCTRL       OMAP5_CLKCTRL_INDEX(0x78)
130                                                   130 
131 #endif                                            131 #endif
132                                                   132 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php