~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/dt-bindings/mfd/stm32h7-rcc.h

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/dt-bindings/mfd/stm32h7-rcc.h (Version linux-6.12-rc7) and /scripts/dtc/include-prefixes/dt-bindings/mfd/stm32h7-rcc.h (Version linux-6.8.12)


  1 /*                                                  1 /*
  2  * This header provides constants for the STM3      2  * This header provides constants for the STM32H7 RCC IP
  3  */                                                 3  */
  4                                                     4 
  5 #ifndef _DT_BINDINGS_MFD_STM32H7_RCC_H              5 #ifndef _DT_BINDINGS_MFD_STM32H7_RCC_H
  6 #define _DT_BINDINGS_MFD_STM32H7_RCC_H              6 #define _DT_BINDINGS_MFD_STM32H7_RCC_H
  7                                                     7 
  8 /* AHB3 */                                          8 /* AHB3 */
  9 #define STM32H7_RCC_AHB3_MDMA           0           9 #define STM32H7_RCC_AHB3_MDMA           0
 10 #define STM32H7_RCC_AHB3_DMA2D          4          10 #define STM32H7_RCC_AHB3_DMA2D          4
 11 #define STM32H7_RCC_AHB3_JPGDEC         5          11 #define STM32H7_RCC_AHB3_JPGDEC         5
 12 #define STM32H7_RCC_AHB3_FMC            12         12 #define STM32H7_RCC_AHB3_FMC            12
 13 #define STM32H7_RCC_AHB3_QUADSPI        14         13 #define STM32H7_RCC_AHB3_QUADSPI        14
 14 #define STM32H7_RCC_AHB3_SDMMC1         16         14 #define STM32H7_RCC_AHB3_SDMMC1         16
 15 #define STM32H7_RCC_AHB3_CPU            31         15 #define STM32H7_RCC_AHB3_CPU            31
 16                                                    16 
 17 #define STM32H7_AHB3_RESET(bit) (STM32H7_RCC_A     17 #define STM32H7_AHB3_RESET(bit) (STM32H7_RCC_AHB3_##bit + (0x7C * 8))
 18                                                    18 
 19 /* AHB1 */                                         19 /* AHB1 */
 20 #define STM32H7_RCC_AHB1_DMA1           0          20 #define STM32H7_RCC_AHB1_DMA1           0
 21 #define STM32H7_RCC_AHB1_DMA2           1          21 #define STM32H7_RCC_AHB1_DMA2           1
 22 #define STM32H7_RCC_AHB1_ADC12          5          22 #define STM32H7_RCC_AHB1_ADC12          5
 23 #define STM32H7_RCC_AHB1_ART            14         23 #define STM32H7_RCC_AHB1_ART            14
 24 #define STM32H7_RCC_AHB1_ETH1MAC        15         24 #define STM32H7_RCC_AHB1_ETH1MAC        15
 25 #define STM32H7_RCC_AHB1_USB1OTG        25         25 #define STM32H7_RCC_AHB1_USB1OTG        25
 26 #define STM32H7_RCC_AHB1_USB2OTG        27         26 #define STM32H7_RCC_AHB1_USB2OTG        27
 27                                                    27 
 28 #define STM32H7_AHB1_RESET(bit) (STM32H7_RCC_A     28 #define STM32H7_AHB1_RESET(bit) (STM32H7_RCC_AHB1_##bit + (0x80 * 8))
 29                                                    29 
 30 /* AHB2 */                                         30 /* AHB2 */
 31 #define STM32H7_RCC_AHB2_CAMITF         0          31 #define STM32H7_RCC_AHB2_CAMITF         0
 32 #define STM32H7_RCC_AHB2_CRYPT          4          32 #define STM32H7_RCC_AHB2_CRYPT          4
 33 #define STM32H7_RCC_AHB2_HASH           5          33 #define STM32H7_RCC_AHB2_HASH           5
 34 #define STM32H7_RCC_AHB2_RNG            6          34 #define STM32H7_RCC_AHB2_RNG            6
 35 #define STM32H7_RCC_AHB2_SDMMC2         9          35 #define STM32H7_RCC_AHB2_SDMMC2         9
 36                                                    36 
 37 #define STM32H7_AHB2_RESET(bit) (STM32H7_RCC_A     37 #define STM32H7_AHB2_RESET(bit) (STM32H7_RCC_AHB2_##bit + (0x84 * 8))
 38                                                    38 
 39 /* AHB4 */                                         39 /* AHB4 */
 40 #define STM32H7_RCC_AHB4_GPIOA          0          40 #define STM32H7_RCC_AHB4_GPIOA          0
 41 #define STM32H7_RCC_AHB4_GPIOB          1          41 #define STM32H7_RCC_AHB4_GPIOB          1
 42 #define STM32H7_RCC_AHB4_GPIOC          2          42 #define STM32H7_RCC_AHB4_GPIOC          2
 43 #define STM32H7_RCC_AHB4_GPIOD          3          43 #define STM32H7_RCC_AHB4_GPIOD          3
 44 #define STM32H7_RCC_AHB4_GPIOE          4          44 #define STM32H7_RCC_AHB4_GPIOE          4
 45 #define STM32H7_RCC_AHB4_GPIOF          5          45 #define STM32H7_RCC_AHB4_GPIOF          5
 46 #define STM32H7_RCC_AHB4_GPIOG          6          46 #define STM32H7_RCC_AHB4_GPIOG          6
 47 #define STM32H7_RCC_AHB4_GPIOH          7          47 #define STM32H7_RCC_AHB4_GPIOH          7
 48 #define STM32H7_RCC_AHB4_GPIOI          8          48 #define STM32H7_RCC_AHB4_GPIOI          8
 49 #define STM32H7_RCC_AHB4_GPIOJ          9          49 #define STM32H7_RCC_AHB4_GPIOJ          9
 50 #define STM32H7_RCC_AHB4_GPIOK          10         50 #define STM32H7_RCC_AHB4_GPIOK          10
 51 #define STM32H7_RCC_AHB4_CRC            19         51 #define STM32H7_RCC_AHB4_CRC            19
 52 #define STM32H7_RCC_AHB4_BDMA           21         52 #define STM32H7_RCC_AHB4_BDMA           21
 53 #define STM32H7_RCC_AHB4_ADC3           24         53 #define STM32H7_RCC_AHB4_ADC3           24
 54 #define STM32H7_RCC_AHB4_HSEM           25         54 #define STM32H7_RCC_AHB4_HSEM           25
 55                                                    55 
 56 #define STM32H7_AHB4_RESET(bit) (STM32H7_RCC_A     56 #define STM32H7_AHB4_RESET(bit) (STM32H7_RCC_AHB4_##bit + (0x88 * 8))
 57                                                    57 
 58 /* APB3 */                                         58 /* APB3 */
 59 #define STM32H7_RCC_APB3_LTDC           3          59 #define STM32H7_RCC_APB3_LTDC           3
 60 #define STM32H7_RCC_APB3_DSI            4          60 #define STM32H7_RCC_APB3_DSI            4
 61                                                    61 
 62 #define STM32H7_APB3_RESET(bit) (STM32H7_RCC_A     62 #define STM32H7_APB3_RESET(bit) (STM32H7_RCC_APB3_##bit + (0x8C * 8))
 63                                                    63 
 64 /* APB1L */                                        64 /* APB1L */
 65 #define STM32H7_RCC_APB1L_TIM2          0          65 #define STM32H7_RCC_APB1L_TIM2          0
 66 #define STM32H7_RCC_APB1L_TIM3          1          66 #define STM32H7_RCC_APB1L_TIM3          1
 67 #define STM32H7_RCC_APB1L_TIM4          2          67 #define STM32H7_RCC_APB1L_TIM4          2
 68 #define STM32H7_RCC_APB1L_TIM5          3          68 #define STM32H7_RCC_APB1L_TIM5          3
 69 #define STM32H7_RCC_APB1L_TIM6          4          69 #define STM32H7_RCC_APB1L_TIM6          4
 70 #define STM32H7_RCC_APB1L_TIM7          5          70 #define STM32H7_RCC_APB1L_TIM7          5
 71 #define STM32H7_RCC_APB1L_TIM12         6          71 #define STM32H7_RCC_APB1L_TIM12         6
 72 #define STM32H7_RCC_APB1L_TIM13         7          72 #define STM32H7_RCC_APB1L_TIM13         7
 73 #define STM32H7_RCC_APB1L_TIM14         8          73 #define STM32H7_RCC_APB1L_TIM14         8
 74 #define STM32H7_RCC_APB1L_LPTIM1        9          74 #define STM32H7_RCC_APB1L_LPTIM1        9
 75 #define STM32H7_RCC_APB1L_SPI2          14         75 #define STM32H7_RCC_APB1L_SPI2          14
 76 #define STM32H7_RCC_APB1L_SPI3          15         76 #define STM32H7_RCC_APB1L_SPI3          15
 77 #define STM32H7_RCC_APB1L_SPDIF_RX      16         77 #define STM32H7_RCC_APB1L_SPDIF_RX      16
 78 #define STM32H7_RCC_APB1L_USART2        17         78 #define STM32H7_RCC_APB1L_USART2        17
 79 #define STM32H7_RCC_APB1L_USART3        18         79 #define STM32H7_RCC_APB1L_USART3        18
 80 #define STM32H7_RCC_APB1L_UART4         19         80 #define STM32H7_RCC_APB1L_UART4         19
 81 #define STM32H7_RCC_APB1L_UART5         20         81 #define STM32H7_RCC_APB1L_UART5         20
 82 #define STM32H7_RCC_APB1L_I2C1          21         82 #define STM32H7_RCC_APB1L_I2C1          21
 83 #define STM32H7_RCC_APB1L_I2C2          22         83 #define STM32H7_RCC_APB1L_I2C2          22
 84 #define STM32H7_RCC_APB1L_I2C3          23         84 #define STM32H7_RCC_APB1L_I2C3          23
 85 #define STM32H7_RCC_APB1L_HDMICEC       27         85 #define STM32H7_RCC_APB1L_HDMICEC       27
 86 #define STM32H7_RCC_APB1L_DAC12         29         86 #define STM32H7_RCC_APB1L_DAC12         29
 87 #define STM32H7_RCC_APB1L_USART7        30         87 #define STM32H7_RCC_APB1L_USART7        30
 88 #define STM32H7_RCC_APB1L_USART8        31         88 #define STM32H7_RCC_APB1L_USART8        31
 89                                                    89 
 90 #define STM32H7_APB1L_RESET(bit) (STM32H7_RCC_     90 #define STM32H7_APB1L_RESET(bit) (STM32H7_RCC_APB1L_##bit + (0x90 * 8))
 91                                                    91 
 92 /* APB1H */                                        92 /* APB1H */
 93 #define STM32H7_RCC_APB1H_CRS           1          93 #define STM32H7_RCC_APB1H_CRS           1
 94 #define STM32H7_RCC_APB1H_SWP           2          94 #define STM32H7_RCC_APB1H_SWP           2
 95 #define STM32H7_RCC_APB1H_OPAMP         4          95 #define STM32H7_RCC_APB1H_OPAMP         4
 96 #define STM32H7_RCC_APB1H_MDIOS         5          96 #define STM32H7_RCC_APB1H_MDIOS         5
 97 #define STM32H7_RCC_APB1H_FDCAN         8          97 #define STM32H7_RCC_APB1H_FDCAN         8
 98                                                    98 
 99 #define STM32H7_APB1H_RESET(bit) (STM32H7_RCC_     99 #define STM32H7_APB1H_RESET(bit) (STM32H7_RCC_APB1H_##bit + (0x94 * 8))
100                                                   100 
101 /* APB2 */                                        101 /* APB2 */
102 #define STM32H7_RCC_APB2_TIM1           0         102 #define STM32H7_RCC_APB2_TIM1           0
103 #define STM32H7_RCC_APB2_TIM8           1         103 #define STM32H7_RCC_APB2_TIM8           1
104 #define STM32H7_RCC_APB2_USART1         4         104 #define STM32H7_RCC_APB2_USART1         4
105 #define STM32H7_RCC_APB2_USART6         5         105 #define STM32H7_RCC_APB2_USART6         5
106 #define STM32H7_RCC_APB2_SPI1           12        106 #define STM32H7_RCC_APB2_SPI1           12
107 #define STM32H7_RCC_APB2_SPI4           13        107 #define STM32H7_RCC_APB2_SPI4           13
108 #define STM32H7_RCC_APB2_TIM15          16        108 #define STM32H7_RCC_APB2_TIM15          16
109 #define STM32H7_RCC_APB2_TIM16          17        109 #define STM32H7_RCC_APB2_TIM16          17
110 #define STM32H7_RCC_APB2_TIM17          18        110 #define STM32H7_RCC_APB2_TIM17          18
111 #define STM32H7_RCC_APB2_SPI5           20        111 #define STM32H7_RCC_APB2_SPI5           20
112 #define STM32H7_RCC_APB2_SAI1           22        112 #define STM32H7_RCC_APB2_SAI1           22
113 #define STM32H7_RCC_APB2_SAI2           23        113 #define STM32H7_RCC_APB2_SAI2           23
114 #define STM32H7_RCC_APB2_SAI3           24        114 #define STM32H7_RCC_APB2_SAI3           24
115 #define STM32H7_RCC_APB2_DFSDM1         28        115 #define STM32H7_RCC_APB2_DFSDM1         28
116 #define STM32H7_RCC_APB2_HRTIM          29        116 #define STM32H7_RCC_APB2_HRTIM          29
117                                                   117 
118 #define STM32H7_APB2_RESET(bit) (STM32H7_RCC_A    118 #define STM32H7_APB2_RESET(bit) (STM32H7_RCC_APB2_##bit + (0x98 * 8))
119                                                   119 
120 /* APB4 */                                        120 /* APB4 */
121 #define STM32H7_RCC_APB4_SYSCFG         1         121 #define STM32H7_RCC_APB4_SYSCFG         1
122 #define STM32H7_RCC_APB4_LPUART1        3         122 #define STM32H7_RCC_APB4_LPUART1        3
123 #define STM32H7_RCC_APB4_SPI6           5         123 #define STM32H7_RCC_APB4_SPI6           5
124 #define STM32H7_RCC_APB4_I2C4           7         124 #define STM32H7_RCC_APB4_I2C4           7
125 #define STM32H7_RCC_APB4_LPTIM2         9         125 #define STM32H7_RCC_APB4_LPTIM2         9
126 #define STM32H7_RCC_APB4_LPTIM3         10        126 #define STM32H7_RCC_APB4_LPTIM3         10
127 #define STM32H7_RCC_APB4_LPTIM4         11        127 #define STM32H7_RCC_APB4_LPTIM4         11
128 #define STM32H7_RCC_APB4_LPTIM5         12        128 #define STM32H7_RCC_APB4_LPTIM5         12
129 #define STM32H7_RCC_APB4_COMP12         14        129 #define STM32H7_RCC_APB4_COMP12         14
130 #define STM32H7_RCC_APB4_VREF           15        130 #define STM32H7_RCC_APB4_VREF           15
131 #define STM32H7_RCC_APB4_SAI4           21        131 #define STM32H7_RCC_APB4_SAI4           21
132 #define STM32H7_RCC_APB4_TMPSENS        26        132 #define STM32H7_RCC_APB4_TMPSENS        26
133                                                   133 
134 #define STM32H7_APB4_RESET(bit) (STM32H7_RCC_A    134 #define STM32H7_APB4_RESET(bit) (STM32H7_RCC_APB4_##bit + (0x9C * 8))
135                                                   135 
136 #endif /* _DT_BINDINGS_MFD_STM32H7_RCC_H */       136 #endif /* _DT_BINDINGS_MFD_STM32H7_RCC_H */
137                                                   137 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php