~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/dt-bindings/reset/mt7622-reset.h

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/dt-bindings/reset/mt7622-reset.h (Version linux-6.12-rc7) and /scripts/dtc/include-prefixes/dt-bindings/reset/mt7622-reset.h (Version linux-4.19.323)


  1 /* SPDX-License-Identifier: GPL-2.0-only */    << 
  2 /*                                                  1 /*
  3  * Copyright (c) 2017 MediaTek Inc.                 2  * Copyright (c) 2017 MediaTek Inc.
  4  * Author: Sean Wang <sean.wang@mediatek.com>       3  * Author: Sean Wang <sean.wang@mediatek.com>
                                                   >>   4  *
                                                   >>   5  * This program is free software; you can redistribute it and/or modify
                                                   >>   6  * it under the terms of the GNU General Public License version 2 as
                                                   >>   7  * published by the Free Software Foundation.
                                                   >>   8  *
                                                   >>   9  * This program is distributed in the hope that it will be useful,
                                                   >>  10  * but WITHOUT ANY WARRANTY; without even the implied warranty of
                                                   >>  11  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
                                                   >>  12  * GNU General Public License for more details.
  5  */                                                13  */
  6                                                    14 
  7 #ifndef _DT_BINDINGS_RESET_CONTROLLER_MT7622       15 #ifndef _DT_BINDINGS_RESET_CONTROLLER_MT7622
  8 #define _DT_BINDINGS_RESET_CONTROLLER_MT7622       16 #define _DT_BINDINGS_RESET_CONTROLLER_MT7622
  9                                                    17 
 10 /* INFRACFG resets */                              18 /* INFRACFG resets */
 11 #define MT7622_INFRA_EMI_REG_RST                   19 #define MT7622_INFRA_EMI_REG_RST                0
 12 #define MT7622_INFRA_DRAMC0_A0_RST                 20 #define MT7622_INFRA_DRAMC0_A0_RST              1
 13 #define MT7622_INFRA_APCIRQ_EINT_RST               21 #define MT7622_INFRA_APCIRQ_EINT_RST            3
 14 #define MT7622_INFRA_APXGPT_RST                    22 #define MT7622_INFRA_APXGPT_RST                 4
 15 #define MT7622_INFRA_SCPSYS_RST                    23 #define MT7622_INFRA_SCPSYS_RST                 5
 16 #define MT7622_INFRA_PMIC_WRAP_RST                 24 #define MT7622_INFRA_PMIC_WRAP_RST              7
 17 #define MT7622_INFRA_IRRX_RST                      25 #define MT7622_INFRA_IRRX_RST                   9
 18 #define MT7622_INFRA_EMI_RST                       26 #define MT7622_INFRA_EMI_RST                    16
 19 #define MT7622_INFRA_WED0_RST                      27 #define MT7622_INFRA_WED0_RST                   17
 20 #define MT7622_INFRA_DRAMC_RST                     28 #define MT7622_INFRA_DRAMC_RST                  18
 21 #define MT7622_INFRA_CCI_INTF_RST                  29 #define MT7622_INFRA_CCI_INTF_RST               19
 22 #define MT7622_INFRA_TRNG_RST                      30 #define MT7622_INFRA_TRNG_RST                   21
 23 #define MT7622_INFRA_SYSIRQ_RST                    31 #define MT7622_INFRA_SYSIRQ_RST                 22
 24 #define MT7622_INFRA_WED1_RST                      32 #define MT7622_INFRA_WED1_RST                   25
 25                                                    33 
 26 /* PERICFG Subsystem resets */                     34 /* PERICFG Subsystem resets */
 27 #define MT7622_PERI_UART0_SW_RST                   35 #define MT7622_PERI_UART0_SW_RST                0
 28 #define MT7622_PERI_UART1_SW_RST                   36 #define MT7622_PERI_UART1_SW_RST                1
 29 #define MT7622_PERI_UART2_SW_RST                   37 #define MT7622_PERI_UART2_SW_RST                2
 30 #define MT7622_PERI_UART3_SW_RST                   38 #define MT7622_PERI_UART3_SW_RST                3
 31 #define MT7622_PERI_UART4_SW_RST                   39 #define MT7622_PERI_UART4_SW_RST                4
 32 #define MT7622_PERI_BTIF_SW_RST                    40 #define MT7622_PERI_BTIF_SW_RST                 6
 33 #define MT7622_PERI_PWM_SW_RST                     41 #define MT7622_PERI_PWM_SW_RST                  8
 34 #define MT7622_PERI_AUXADC_SW_RST                  42 #define MT7622_PERI_AUXADC_SW_RST               10
 35 #define MT7622_PERI_DMA_SW_RST                     43 #define MT7622_PERI_DMA_SW_RST                  11
 36 #define MT7622_PERI_IRTX_SW_RST                    44 #define MT7622_PERI_IRTX_SW_RST                 13
 37 #define MT7622_PERI_NFI_SW_RST                     45 #define MT7622_PERI_NFI_SW_RST                  14
 38 #define MT7622_PERI_THERM_SW_RST                   46 #define MT7622_PERI_THERM_SW_RST                16
 39 #define MT7622_PERI_MSDC0_SW_RST                   47 #define MT7622_PERI_MSDC0_SW_RST                19
 40 #define MT7622_PERI_MSDC1_SW_RST                   48 #define MT7622_PERI_MSDC1_SW_RST                20
 41 #define MT7622_PERI_I2C0_SW_RST                    49 #define MT7622_PERI_I2C0_SW_RST                 22
 42 #define MT7622_PERI_I2C1_SW_RST                    50 #define MT7622_PERI_I2C1_SW_RST                 23
 43 #define MT7622_PERI_I2C2_SW_RST                    51 #define MT7622_PERI_I2C2_SW_RST                 24
 44 #define MT7622_PERI_SPI0_SW_RST                    52 #define MT7622_PERI_SPI0_SW_RST                 33
 45 #define MT7622_PERI_SPI1_SW_RST                    53 #define MT7622_PERI_SPI1_SW_RST                 34
 46 #define MT7622_PERI_FLASHIF_SW_RST                 54 #define MT7622_PERI_FLASHIF_SW_RST              36
 47                                                    55 
 48 /* TOPRGU resets */                                56 /* TOPRGU resets */
 49 #define MT7622_TOPRGU_INFRA_RST                    57 #define MT7622_TOPRGU_INFRA_RST                 0
 50 #define MT7622_TOPRGU_ETHDMA_RST                   58 #define MT7622_TOPRGU_ETHDMA_RST                1
 51 #define MT7622_TOPRGU_DDRPHY_RST                   59 #define MT7622_TOPRGU_DDRPHY_RST                6
 52 #define MT7622_TOPRGU_INFRA_AO_RST                 60 #define MT7622_TOPRGU_INFRA_AO_RST              8
 53 #define MT7622_TOPRGU_CONN_RST                     61 #define MT7622_TOPRGU_CONN_RST                  9
 54 #define MT7622_TOPRGU_APMIXED_RST                  62 #define MT7622_TOPRGU_APMIXED_RST               10
 55 #define MT7622_TOPRGU_CONN_MCU_RST                 63 #define MT7622_TOPRGU_CONN_MCU_RST              12
 56                                                    64 
 57 /* PCIe/SATA Subsystem resets */                   65 /* PCIe/SATA Subsystem resets */
 58 #define MT7622_SATA_PHY_REG_RST                    66 #define MT7622_SATA_PHY_REG_RST                 12
 59 #define MT7622_SATA_PHY_SW_RST                     67 #define MT7622_SATA_PHY_SW_RST                  13
 60 #define MT7622_SATA_AXI_BUS_RST                    68 #define MT7622_SATA_AXI_BUS_RST                 15
 61 #define MT7622_PCIE1_CORE_RST                      69 #define MT7622_PCIE1_CORE_RST                   19
 62 #define MT7622_PCIE1_MMIO_RST                      70 #define MT7622_PCIE1_MMIO_RST                   20
 63 #define MT7622_PCIE1_HRST                          71 #define MT7622_PCIE1_HRST                       21
 64 #define MT7622_PCIE1_USER_RST                      72 #define MT7622_PCIE1_USER_RST                   22
 65 #define MT7622_PCIE1_PIPE_RST                      73 #define MT7622_PCIE1_PIPE_RST                   23
 66 #define MT7622_PCIE0_CORE_RST                      74 #define MT7622_PCIE0_CORE_RST                   27
 67 #define MT7622_PCIE0_MMIO_RST                      75 #define MT7622_PCIE0_MMIO_RST                   28
 68 #define MT7622_PCIE0_HRST                          76 #define MT7622_PCIE0_HRST                       29
 69 #define MT7622_PCIE0_USER_RST                      77 #define MT7622_PCIE0_USER_RST                   30
 70 #define MT7622_PCIE0_PIPE_RST                      78 #define MT7622_PCIE0_PIPE_RST                   31
 71                                                    79 
 72 /* SSUSB Subsystem resets */                       80 /* SSUSB Subsystem resets */
 73 #define MT7622_SSUSB_PHY_PWR_RST                   81 #define MT7622_SSUSB_PHY_PWR_RST                3
 74 #define MT7622_SSUSB_MAC_PWR_RST                   82 #define MT7622_SSUSB_MAC_PWR_RST                4
 75                                                    83 
 76 /* ETHSYS Subsystem resets */                      84 /* ETHSYS Subsystem resets */
 77 #define MT7622_ETHSYS_SYS_RST                      85 #define MT7622_ETHSYS_SYS_RST                   0
 78 #define MT7622_ETHSYS_MCM_RST                      86 #define MT7622_ETHSYS_MCM_RST                   2
 79 #define MT7622_ETHSYS_HSDMA_RST                    87 #define MT7622_ETHSYS_HSDMA_RST                 5
 80 #define MT7622_ETHSYS_FE_RST                       88 #define MT7622_ETHSYS_FE_RST                    6
 81 #define MT7622_ETHSYS_GMAC_RST                     89 #define MT7622_ETHSYS_GMAC_RST                  23
 82 #define MT7622_ETHSYS_EPHY_RST                     90 #define MT7622_ETHSYS_EPHY_RST                  24
 83 #define MT7622_ETHSYS_CRYPTO_RST                   91 #define MT7622_ETHSYS_CRYPTO_RST                29
 84 #define MT7622_ETHSYS_PPE_RST                      92 #define MT7622_ETHSYS_PPE_RST                   31
 85                                                    93 
 86 #endif  /* _DT_BINDINGS_RESET_CONTROLLER_MT762     94 #endif  /* _DT_BINDINGS_RESET_CONTROLLER_MT7622 */
 87                                                    95 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php