~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/dt-bindings/reset/qcom,gcc-ipq5018.h

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/dt-bindings/reset/qcom,gcc-ipq5018.h (Architecture i386) and /scripts/dtc/include-prefixes/dt-bindings/reset/qcom,gcc-ipq5018.h (Architecture mips)


  1 /* SPDX-License-Identifier: (GPL-2.0-only OR B      1 /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
  2 /*                                                  2 /*
  3  * Copyright (c) 2023, The Linux Foundation. A      3  * Copyright (c) 2023, The Linux Foundation. All rights reserved.
  4  */                                                 4  */
  5                                                     5 
  6 #ifndef _DT_BINDINGS_RESET_IPQ_GCC_5018_H           6 #ifndef _DT_BINDINGS_RESET_IPQ_GCC_5018_H
  7 #define _DT_BINDINGS_RESET_IPQ_GCC_5018_H           7 #define _DT_BINDINGS_RESET_IPQ_GCC_5018_H
  8                                                     8 
  9 #define GCC_APC0_VOLTAGE_DROOP_DETECTOR_BCR         9 #define GCC_APC0_VOLTAGE_DROOP_DETECTOR_BCR     0
 10 #define GCC_BLSP1_BCR                              10 #define GCC_BLSP1_BCR                           1
 11 #define GCC_BLSP1_QUP1_BCR                         11 #define GCC_BLSP1_QUP1_BCR                      2
 12 #define GCC_BLSP1_QUP2_BCR                         12 #define GCC_BLSP1_QUP2_BCR                      3
 13 #define GCC_BLSP1_QUP3_BCR                         13 #define GCC_BLSP1_QUP3_BCR                      4
 14 #define GCC_BLSP1_UART1_BCR                        14 #define GCC_BLSP1_UART1_BCR                     5
 15 #define GCC_BLSP1_UART2_BCR                        15 #define GCC_BLSP1_UART2_BCR                     6
 16 #define GCC_BOOT_ROM_BCR                           16 #define GCC_BOOT_ROM_BCR                        7
 17 #define GCC_BTSS_BCR                               17 #define GCC_BTSS_BCR                            8
 18 #define GCC_CMN_BLK_BCR                            18 #define GCC_CMN_BLK_BCR                         9
 19 #define GCC_CMN_LDO_BCR                            19 #define GCC_CMN_LDO_BCR                         10
 20 #define GCC_CE_BCR                                 20 #define GCC_CE_BCR                              11
 21 #define GCC_CRYPTO_BCR                             21 #define GCC_CRYPTO_BCR                          12
 22 #define GCC_DCC_BCR                                22 #define GCC_DCC_BCR                             13
 23 #define GCC_DCD_BCR                                23 #define GCC_DCD_BCR                             14
 24 #define GCC_DDRSS_BCR                              24 #define GCC_DDRSS_BCR                           15
 25 #define GCC_EDPD_BCR                               25 #define GCC_EDPD_BCR                            16
 26 #define GCC_GEPHY_BCR                              26 #define GCC_GEPHY_BCR                           17
 27 #define GCC_GEPHY_MDC_SW_ARES                      27 #define GCC_GEPHY_MDC_SW_ARES                   18
 28 #define GCC_GEPHY_DSP_HW_ARES                      28 #define GCC_GEPHY_DSP_HW_ARES                   19
 29 #define GCC_GEPHY_RX_ARES                          29 #define GCC_GEPHY_RX_ARES                       20
 30 #define GCC_GEPHY_TX_ARES                          30 #define GCC_GEPHY_TX_ARES                       21
 31 #define GCC_GMAC0_BCR                              31 #define GCC_GMAC0_BCR                           22
 32 #define GCC_GMAC0_CFG_ARES                         32 #define GCC_GMAC0_CFG_ARES                      23
 33 #define GCC_GMAC0_SYS_ARES                         33 #define GCC_GMAC0_SYS_ARES                      24
 34 #define GCC_GMAC1_BCR                              34 #define GCC_GMAC1_BCR                           25
 35 #define GCC_GMAC1_CFG_ARES                         35 #define GCC_GMAC1_CFG_ARES                      26
 36 #define GCC_GMAC1_SYS_ARES                         36 #define GCC_GMAC1_SYS_ARES                      27
 37 #define GCC_IMEM_BCR                               37 #define GCC_IMEM_BCR                            28
 38 #define GCC_LPASS_BCR                              38 #define GCC_LPASS_BCR                           29
 39 #define GCC_MDIO0_BCR                              39 #define GCC_MDIO0_BCR                           30
 40 #define GCC_MDIO1_BCR                              40 #define GCC_MDIO1_BCR                           31
 41 #define GCC_MPM_BCR                                41 #define GCC_MPM_BCR                             32
 42 #define GCC_PCIE0_BCR                              42 #define GCC_PCIE0_BCR                           33
 43 #define GCC_PCIE0_LINK_DOWN_BCR                    43 #define GCC_PCIE0_LINK_DOWN_BCR                 34
 44 #define GCC_PCIE0_PHY_BCR                          44 #define GCC_PCIE0_PHY_BCR                       35
 45 #define GCC_PCIE0PHY_PHY_BCR                       45 #define GCC_PCIE0PHY_PHY_BCR                    36
 46 #define GCC_PCIE0_PIPE_ARES                        46 #define GCC_PCIE0_PIPE_ARES                     37
 47 #define GCC_PCIE0_SLEEP_ARES                       47 #define GCC_PCIE0_SLEEP_ARES                    38
 48 #define GCC_PCIE0_CORE_STICKY_ARES                 48 #define GCC_PCIE0_CORE_STICKY_ARES              39
 49 #define GCC_PCIE0_AXI_MASTER_ARES                  49 #define GCC_PCIE0_AXI_MASTER_ARES               40
 50 #define GCC_PCIE0_AXI_SLAVE_ARES                   50 #define GCC_PCIE0_AXI_SLAVE_ARES                41
 51 #define GCC_PCIE0_AHB_ARES                         51 #define GCC_PCIE0_AHB_ARES                      42
 52 #define GCC_PCIE0_AXI_MASTER_STICKY_ARES           52 #define GCC_PCIE0_AXI_MASTER_STICKY_ARES        43
 53 #define GCC_PCIE0_AXI_SLAVE_STICKY_ARES            53 #define GCC_PCIE0_AXI_SLAVE_STICKY_ARES         44
 54 #define GCC_PCIE1_BCR                              54 #define GCC_PCIE1_BCR                           45
 55 #define GCC_PCIE1_LINK_DOWN_BCR                    55 #define GCC_PCIE1_LINK_DOWN_BCR                 46
 56 #define GCC_PCIE1_PHY_BCR                          56 #define GCC_PCIE1_PHY_BCR                       47
 57 #define GCC_PCIE1PHY_PHY_BCR                       57 #define GCC_PCIE1PHY_PHY_BCR                    48
 58 #define GCC_PCIE1_PIPE_ARES                        58 #define GCC_PCIE1_PIPE_ARES                     49
 59 #define GCC_PCIE1_SLEEP_ARES                       59 #define GCC_PCIE1_SLEEP_ARES                    50
 60 #define GCC_PCIE1_CORE_STICKY_ARES                 60 #define GCC_PCIE1_CORE_STICKY_ARES              51
 61 #define GCC_PCIE1_AXI_MASTER_ARES                  61 #define GCC_PCIE1_AXI_MASTER_ARES               52
 62 #define GCC_PCIE1_AXI_SLAVE_ARES                   62 #define GCC_PCIE1_AXI_SLAVE_ARES                53
 63 #define GCC_PCIE1_AHB_ARES                         63 #define GCC_PCIE1_AHB_ARES                      54
 64 #define GCC_PCIE1_AXI_MASTER_STICKY_ARES           64 #define GCC_PCIE1_AXI_MASTER_STICKY_ARES        55
 65 #define GCC_PCIE1_AXI_SLAVE_STICKY_ARES            65 #define GCC_PCIE1_AXI_SLAVE_STICKY_ARES         56
 66 #define GCC_PCNOC_BCR                              66 #define GCC_PCNOC_BCR                           57
 67 #define GCC_PCNOC_BUS_TIMEOUT0_BCR                 67 #define GCC_PCNOC_BUS_TIMEOUT0_BCR              58
 68 #define GCC_PCNOC_BUS_TIMEOUT1_BCR                 68 #define GCC_PCNOC_BUS_TIMEOUT1_BCR              59
 69 #define GCC_PCNOC_BUS_TIMEOUT2_BCR                 69 #define GCC_PCNOC_BUS_TIMEOUT2_BCR              60
 70 #define GCC_PCNOC_BUS_TIMEOUT3_BCR                 70 #define GCC_PCNOC_BUS_TIMEOUT3_BCR              61
 71 #define GCC_PCNOC_BUS_TIMEOUT4_BCR                 71 #define GCC_PCNOC_BUS_TIMEOUT4_BCR              62
 72 #define GCC_PCNOC_BUS_TIMEOUT5_BCR                 72 #define GCC_PCNOC_BUS_TIMEOUT5_BCR              63
 73 #define GCC_PCNOC_BUS_TIMEOUT6_BCR                 73 #define GCC_PCNOC_BUS_TIMEOUT6_BCR              64
 74 #define GCC_PCNOC_BUS_TIMEOUT7_BCR                 74 #define GCC_PCNOC_BUS_TIMEOUT7_BCR              65
 75 #define GCC_PCNOC_BUS_TIMEOUT8_BCR                 75 #define GCC_PCNOC_BUS_TIMEOUT8_BCR              66
 76 #define GCC_PCNOC_BUS_TIMEOUT9_BCR                 76 #define GCC_PCNOC_BUS_TIMEOUT9_BCR              67
 77 #define GCC_PCNOC_BUS_TIMEOUT10_BCR                77 #define GCC_PCNOC_BUS_TIMEOUT10_BCR             68
 78 #define GCC_PCNOC_BUS_TIMEOUT11_BCR                78 #define GCC_PCNOC_BUS_TIMEOUT11_BCR             69
 79 #define GCC_PRNG_BCR                               79 #define GCC_PRNG_BCR                            70
 80 #define GCC_Q6SS_DBG_ARES                          80 #define GCC_Q6SS_DBG_ARES                       71
 81 #define GCC_Q6_AHB_S_ARES                          81 #define GCC_Q6_AHB_S_ARES                       72
 82 #define GCC_Q6_AHB_ARES                            82 #define GCC_Q6_AHB_ARES                         73
 83 #define GCC_Q6_AXIM2_ARES                          83 #define GCC_Q6_AXIM2_ARES                       74
 84 #define GCC_Q6_AXIM_ARES                           84 #define GCC_Q6_AXIM_ARES                        75
 85 #define GCC_Q6_AXIS_ARES                           85 #define GCC_Q6_AXIS_ARES                        76
 86 #define GCC_QDSS_BCR                               86 #define GCC_QDSS_BCR                            77
 87 #define GCC_QPIC_BCR                               87 #define GCC_QPIC_BCR                            78
 88 #define GCC_QUSB2_0_PHY_BCR                        88 #define GCC_QUSB2_0_PHY_BCR                     79
 89 #define GCC_SDCC1_BCR                              89 #define GCC_SDCC1_BCR                           80
 90 #define GCC_SEC_CTRL_BCR                           90 #define GCC_SEC_CTRL_BCR                        81
 91 #define GCC_SPDM_BCR                               91 #define GCC_SPDM_BCR                            82
 92 #define GCC_SYSTEM_NOC_BCR                         92 #define GCC_SYSTEM_NOC_BCR                      83
 93 #define GCC_TCSR_BCR                               93 #define GCC_TCSR_BCR                            84
 94 #define GCC_TLMM_BCR                               94 #define GCC_TLMM_BCR                            85
 95 #define GCC_UBI0_AXI_ARES                          95 #define GCC_UBI0_AXI_ARES                       86
 96 #define GCC_UBI0_AHB_ARES                          96 #define GCC_UBI0_AHB_ARES                       87
 97 #define GCC_UBI0_NC_AXI_ARES                       97 #define GCC_UBI0_NC_AXI_ARES                    88
 98 #define GCC_UBI0_DBG_ARES                          98 #define GCC_UBI0_DBG_ARES                       89
 99 #define GCC_UBI0_UTCM_ARES                         99 #define GCC_UBI0_UTCM_ARES                      90
100 #define GCC_UBI0_CORE_ARES                        100 #define GCC_UBI0_CORE_ARES                      91
101 #define GCC_UBI32_BCR                             101 #define GCC_UBI32_BCR                           92
102 #define GCC_UNIPHY_BCR                            102 #define GCC_UNIPHY_BCR                          93
103 #define GCC_UNIPHY_AHB_ARES                       103 #define GCC_UNIPHY_AHB_ARES                     94
104 #define GCC_UNIPHY_SYS_ARES                       104 #define GCC_UNIPHY_SYS_ARES                     95
105 #define GCC_UNIPHY_RX_ARES                        105 #define GCC_UNIPHY_RX_ARES                      96
106 #define GCC_UNIPHY_TX_ARES                        106 #define GCC_UNIPHY_TX_ARES                      97
107 #define GCC_USB0_BCR                              107 #define GCC_USB0_BCR                            98
108 #define GCC_USB0_PHY_BCR                          108 #define GCC_USB0_PHY_BCR                        99
109 #define GCC_WCSS_BCR                              109 #define GCC_WCSS_BCR                            100
110 #define GCC_WCSS_DBG_ARES                         110 #define GCC_WCSS_DBG_ARES                       101
111 #define GCC_WCSS_ECAHB_ARES                       111 #define GCC_WCSS_ECAHB_ARES                     102
112 #define GCC_WCSS_ACMT_ARES                        112 #define GCC_WCSS_ACMT_ARES                      103
113 #define GCC_WCSS_DBG_BDG_ARES                     113 #define GCC_WCSS_DBG_BDG_ARES                   104
114 #define GCC_WCSS_AHB_S_ARES                       114 #define GCC_WCSS_AHB_S_ARES                     105
115 #define GCC_WCSS_AXI_M_ARES                       115 #define GCC_WCSS_AXI_M_ARES                     106
116 #define GCC_WCSS_AXI_S_ARES                       116 #define GCC_WCSS_AXI_S_ARES                     107
117 #define GCC_WCSS_Q6_BCR                           117 #define GCC_WCSS_Q6_BCR                         108
118 #define GCC_WCSSAON_RESET                         118 #define GCC_WCSSAON_RESET                       109
119 #define GCC_UNIPHY_SOFT_RESET                     119 #define GCC_UNIPHY_SOFT_RESET                   110
120 #define GCC_GEPHY_MISC_ARES                       120 #define GCC_GEPHY_MISC_ARES                     111
121                                                   121 
122 #endif                                            122 #endif
123                                                   123 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php