~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/openrisc/simple_smp.dts

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/openrisc/simple_smp.dts (Architecture i386) and /scripts/dtc/include-prefixes/openrisc/simple_smp.dts (Architecture ppc)


  1 /dts-v1/;                                           1 /dts-v1/;
  2 / {                                                 2 / {
  3         compatible = "opencores,or1ksim";           3         compatible = "opencores,or1ksim";
  4         #address-cells = <1>;                       4         #address-cells = <1>;
  5         #size-cells = <1>;                          5         #size-cells = <1>;
  6         interrupt-parent = <&pic>;                  6         interrupt-parent = <&pic>;
  7                                                     7 
  8         aliases {                                   8         aliases {
  9                 uart0 = &serial0;                   9                 uart0 = &serial0;
 10         };                                         10         };
 11                                                    11 
 12         chosen {                                   12         chosen {
 13                 bootargs = "earlycon";             13                 bootargs = "earlycon";
 14                 stdout-path = "uart0:115200";      14                 stdout-path = "uart0:115200";
 15         };                                         15         };
 16                                                    16 
 17         memory@0 {                                 17         memory@0 {
 18                 device_type = "memory";            18                 device_type = "memory";
 19                 reg = <0x00000000 0x02000000>;     19                 reg = <0x00000000 0x02000000>;
 20         };                                         20         };
 21                                                    21 
 22         cpus {                                     22         cpus {
 23                 #address-cells = <1>;              23                 #address-cells = <1>;
 24                 #size-cells = <0>;                 24                 #size-cells = <0>;
 25                 cpu@0 {                            25                 cpu@0 {
 26                         compatible = "opencore     26                         compatible = "opencores,or1200-rtlsvn481";
 27                         reg = <0>;                 27                         reg = <0>;
 28                         clock-frequency = <200     28                         clock-frequency = <20000000>;
 29                 };                                 29                 };
 30                 cpu@1 {                            30                 cpu@1 {
 31                         compatible = "opencore     31                         compatible = "opencores,or1200-rtlsvn481";
 32                         reg = <1>;                 32                         reg = <1>;
 33                         clock-frequency = <200     33                         clock-frequency = <20000000>;
 34                 };                                 34                 };
 35         };                                         35         };
 36                                                    36 
 37         ompic: ompic@98000000 {                    37         ompic: ompic@98000000 {
 38                 compatible = "openrisc,ompic";     38                 compatible = "openrisc,ompic";
 39                 reg = <0x98000000 16>;             39                 reg = <0x98000000 16>;
 40                 interrupt-controller;              40                 interrupt-controller;
 41                 #interrupt-cells = <0>;            41                 #interrupt-cells = <0>;
 42                 interrupts = <1>;                  42                 interrupts = <1>;
 43         };                                         43         };
 44                                                    44 
 45         /*                                         45         /*
 46          * OR1K PIC is built into CPU and acce     46          * OR1K PIC is built into CPU and accessed via special purpose
 47          * registers.  It is not addressable a     47          * registers.  It is not addressable and, hence, has no 'reg'
 48          * property.                               48          * property.
 49          */                                        49          */
 50         pic: pic {                                 50         pic: pic {
 51                 compatible = "opencores,or1k-p     51                 compatible = "opencores,or1k-pic-level";
 52                 #interrupt-cells = <1>;            52                 #interrupt-cells = <1>;
 53                 interrupt-controller;              53                 interrupt-controller;
 54         };                                         54         };
 55                                                    55 
 56         serial0: serial@90000000 {                 56         serial0: serial@90000000 {
 57                 compatible = "opencores,uart16     57                 compatible = "opencores,uart16550-rtlsvn105", "ns16550a";
 58                 reg = <0x90000000 0x100>;          58                 reg = <0x90000000 0x100>;
 59                 interrupts = <2>;                  59                 interrupts = <2>;
 60                 clock-frequency = <20000000>;      60                 clock-frequency = <20000000>;
 61         };                                         61         };
 62                                                    62 
 63         enet0: ethoc@92000000 {                    63         enet0: ethoc@92000000 {
 64                 compatible = "opencores,ethoc"     64                 compatible = "opencores,ethoc";
 65                 reg = <0x92000000 0x800>;          65                 reg = <0x92000000 0x800>;
 66                 interrupts = <4>;                  66                 interrupts = <4>;
 67                 big-endian;                        67                 big-endian;
 68         };                                         68         };
 69 };                                                 69 };
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php