~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/powerpc/fsl/mpc8568si-post.dtsi

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/powerpc/fsl/mpc8568si-post.dtsi (Version linux-6.12-rc7) and /scripts/dtc/include-prefixes/powerpc/fsl/mpc8568si-post.dtsi (Version linux-5.1.21)


  1 /*                                                  1 /*
  2  * MPC8568 Silicon/SoC Device Tree Source (pos      2  * MPC8568 Silicon/SoC Device Tree Source (post include)
  3  *                                                  3  *
  4  * Copyright 2011 Freescale Semiconductor Inc.      4  * Copyright 2011 Freescale Semiconductor Inc.
  5  *                                                  5  *
  6  * Redistribution and use in source and binary      6  * Redistribution and use in source and binary forms, with or without
  7  * modification, are permitted provided that t      7  * modification, are permitted provided that the following conditions are met:
  8  *     * Redistributions of source code must r      8  *     * Redistributions of source code must retain the above copyright
  9  *       notice, this list of conditions and t      9  *       notice, this list of conditions and the following disclaimer.
 10  *     * Redistributions in binary form must r     10  *     * Redistributions in binary form must reproduce the above copyright
 11  *       notice, this list of conditions and t     11  *       notice, this list of conditions and the following disclaimer in the
 12  *       documentation and/or other materials      12  *       documentation and/or other materials provided with the distribution.
 13  *     * Neither the name of Freescale Semicon     13  *     * Neither the name of Freescale Semiconductor nor the
 14  *       names of its contributors may be used     14  *       names of its contributors may be used to endorse or promote products
 15  *       derived from this software without sp     15  *       derived from this software without specific prior written permission.
 16  *                                                 16  *
 17  *                                                 17  *
 18  * ALTERNATIVELY, this software may be distrib     18  * ALTERNATIVELY, this software may be distributed under the terms of the
 19  * GNU General Public License ("GPL") as publi     19  * GNU General Public License ("GPL") as published by the Free Software
 20  * Foundation, either version 2 of that Licens     20  * Foundation, either version 2 of that License or (at your option) any
 21  * later version.                                  21  * later version.
 22  *                                                 22  *
 23  * THIS SOFTWARE IS PROVIDED BY Freescale Semi     23  * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
 24  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, B     24  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
 25  * WARRANTIES OF MERCHANTABILITY AND FITNESS F     25  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
 26  * DISCLAIMED. IN NO EVENT SHALL Freescale Sem     26  * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
 27  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEM     27  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
 28  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT     28  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
 29  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS      29  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
 30  * ON ANY THEORY OF LIABILITY, WHETHER IN CONT     30  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 31  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING     31  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
 32  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILIT     32  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 33  */                                                33  */
 34                                                    34 
 35 &lbc {                                             35 &lbc {
 36         #address-cells = <2>;                      36         #address-cells = <2>;
 37         #size-cells = <1>;                         37         #size-cells = <1>;
 38         compatible = "fsl,mpc8568-localbus", "     38         compatible = "fsl,mpc8568-localbus", "fsl,pq3-localbus", "simple-bus";
 39         interrupts = <19 2 0 0>;                   39         interrupts = <19 2 0 0>;
 40         sleep = <&pmc 0x08000000>;                 40         sleep = <&pmc 0x08000000>;
 41 };                                                 41 };
 42                                                    42 
 43 /* controller at 0x8000 */                         43 /* controller at 0x8000 */
 44 &pci0 {                                            44 &pci0 {
 45         compatible = "fsl,mpc8540-pci";            45         compatible = "fsl,mpc8540-pci";
 46         device_type = "pci";                       46         device_type = "pci";
 47         interrupts = <24 0x2 0 0>;                 47         interrupts = <24 0x2 0 0>;
 48         bus-range = <0 0xff>;                      48         bus-range = <0 0xff>;
 49         #interrupt-cells = <1>;                    49         #interrupt-cells = <1>;
 50         #size-cells = <2>;                         50         #size-cells = <2>;
 51         #address-cells = <3>;                      51         #address-cells = <3>;
 52         sleep = <&pmc 0x80000000>;                 52         sleep = <&pmc 0x80000000>;
 53 };                                                 53 };
 54                                                    54 
 55 /* controller at 0xa000 */                         55 /* controller at 0xa000 */
 56 &pci1 {                                            56 &pci1 {
 57         compatible = "fsl,mpc8548-pcie";           57         compatible = "fsl,mpc8548-pcie";
 58         device_type = "pci";                       58         device_type = "pci";
 59         #size-cells = <2>;                         59         #size-cells = <2>;
 60         #address-cells = <3>;                      60         #address-cells = <3>;
 61         bus-range = <0 255>;                       61         bus-range = <0 255>;
 62         clock-frequency = <33333333>;              62         clock-frequency = <33333333>;
 63         interrupts = <26 2 0 0>;                   63         interrupts = <26 2 0 0>;
 64         sleep = <&pmc 0x20000000>;                 64         sleep = <&pmc 0x20000000>;
 65                                                    65 
 66         pcie@0 {                                   66         pcie@0 {
 67                 reg = <0 0 0 0 0>;                 67                 reg = <0 0 0 0 0>;
 68                 #interrupt-cells = <1>;            68                 #interrupt-cells = <1>;
 69                 #size-cells = <2>;                 69                 #size-cells = <2>;
 70                 #address-cells = <3>;              70                 #address-cells = <3>;
 71                 device_type = "pci";               71                 device_type = "pci";
 72                 interrupts = <26 2 0 0>;           72                 interrupts = <26 2 0 0>;
 73                 interrupt-map-mask = <0xf800 0     73                 interrupt-map-mask = <0xf800 0 0 7>;
 74                 interrupt-map = <                  74                 interrupt-map = <
 75                         /* IDSEL 0x0 */            75                         /* IDSEL 0x0 */
 76                         0000 0x0 0x0 0x1 &mpic     76                         0000 0x0 0x0 0x1 &mpic 0x0 0x1 0x0 0x0
 77                         0000 0x0 0x0 0x2 &mpic     77                         0000 0x0 0x0 0x2 &mpic 0x1 0x1 0x0 0x0
 78                         0000 0x0 0x0 0x3 &mpic     78                         0000 0x0 0x0 0x3 &mpic 0x2 0x1 0x0 0x0
 79                         0000 0x0 0x0 0x4 &mpic     79                         0000 0x0 0x0 0x4 &mpic 0x3 0x1 0x0 0x0
 80                         >;                         80                         >;
 81         };                                         81         };
 82 };                                                 82 };
 83                                                    83 
 84 &rio {                                             84 &rio {
 85         compatible = "fsl,srio";                   85         compatible = "fsl,srio";
 86         interrupts = <48 2 0 0>;                   86         interrupts = <48 2 0 0>;
 87         #address-cells = <2>;                      87         #address-cells = <2>;
 88         #size-cells = <2>;                         88         #size-cells = <2>;
 89         fsl,srio-rmu-handle = <&rmu>;              89         fsl,srio-rmu-handle = <&rmu>;
 90         sleep = <&pmc 0x00080000>;                 90         sleep = <&pmc 0x00080000>;
 91         ranges;                                    91         ranges;
 92                                                    92 
 93         port1 {                                    93         port1 {
 94                 #address-cells = <2>;              94                 #address-cells = <2>;
 95                 #size-cells = <2>;                 95                 #size-cells = <2>;
 96                 cell-index = <1>;                  96                 cell-index = <1>;
 97         };                                         97         };
 98 };                                                 98 };
 99                                                    99 
100 &soc {                                            100 &soc {
101         #address-cells = <1>;                     101         #address-cells = <1>;
102         #size-cells = <1>;                        102         #size-cells = <1>;
103         device_type = "soc";                      103         device_type = "soc";
104         compatible = "fsl,mpc8568-immr", "simp    104         compatible = "fsl,mpc8568-immr", "simple-bus";
105         bus-frequency = <0>;            // Fil    105         bus-frequency = <0>;            // Filled out by uboot.
106                                                   106 
107         ecm-law@0 {                               107         ecm-law@0 {
108                 compatible = "fsl,ecm-law";       108                 compatible = "fsl,ecm-law";
109                 reg = <0x0 0x1000>;               109                 reg = <0x0 0x1000>;
110                 fsl,num-laws = <10>;              110                 fsl,num-laws = <10>;
111         };                                        111         };
112                                                   112 
113         ecm@1000 {                                113         ecm@1000 {
114                 compatible = "fsl,mpc8568-ecm"    114                 compatible = "fsl,mpc8568-ecm", "fsl,ecm";
115                 reg = <0x1000 0x1000>;            115                 reg = <0x1000 0x1000>;
116                 interrupts = <17 2 0 0>;          116                 interrupts = <17 2 0 0>;
117         };                                        117         };
118                                                   118 
119         memory-controller@2000 {                  119         memory-controller@2000 {
120                 compatible = "fsl,mpc8568-memo    120                 compatible = "fsl,mpc8568-memory-controller";
121                 reg = <0x2000 0x1000>;            121                 reg = <0x2000 0x1000>;
122                 interrupts = <18 2 0 0>;          122                 interrupts = <18 2 0 0>;
123         };                                        123         };
124                                                   124 
125         i2c-sleep-nexus {                         125         i2c-sleep-nexus {
126                 #address-cells = <1>;             126                 #address-cells = <1>;
127                 #size-cells = <1>;                127                 #size-cells = <1>;
128                 compatible = "simple-bus";        128                 compatible = "simple-bus";
129                 sleep = <&pmc 0x00000004>;        129                 sleep = <&pmc 0x00000004>;
130                 ranges;                           130                 ranges;
131                                                   131 
132 /include/ "pq3-i2c-0.dtsi"                        132 /include/ "pq3-i2c-0.dtsi"
133 /include/ "pq3-i2c-1.dtsi"                        133 /include/ "pq3-i2c-1.dtsi"
134                                                   134 
135         };                                        135         };
136                                                   136 
137         duart-sleep-nexus {                       137         duart-sleep-nexus {
138                 #address-cells = <1>;             138                 #address-cells = <1>;
139                 #size-cells = <1>;                139                 #size-cells = <1>;
140                 compatible = "simple-bus";        140                 compatible = "simple-bus";
141                 sleep = <&pmc 0x00000002>;        141                 sleep = <&pmc 0x00000002>;
142                 ranges;                           142                 ranges;
143                                                   143 
144 /include/ "pq3-duart-0.dtsi"                      144 /include/ "pq3-duart-0.dtsi"
145                                                   145 
146         };                                        146         };
147                                                   147 
148         L2: l2-cache-controller@20000 {           148         L2: l2-cache-controller@20000 {
149                 compatible = "fsl,mpc8568-l2-c    149                 compatible = "fsl,mpc8568-l2-cache-controller";
150                 reg = <0x20000 0x1000>;           150                 reg = <0x20000 0x1000>;
151                 cache-line-size = <32>; // 32     151                 cache-line-size = <32>; // 32 bytes
152                 cache-size = <0x80000>; // L2,    152                 cache-size = <0x80000>; // L2, 512K
153                 interrupts = <16 2 0 0>;          153                 interrupts = <16 2 0 0>;
154         };                                        154         };
155                                                   155 
156 /include/ "pq3-dma-0.dtsi"                        156 /include/ "pq3-dma-0.dtsi"
157         dma@21300 {                               157         dma@21300 {
158                 sleep = <&pmc 0x00000400>;        158                 sleep = <&pmc 0x00000400>;
159         };                                        159         };
160                                                   160 
161 /include/ "pq3-etsec1-0.dtsi"                     161 /include/ "pq3-etsec1-0.dtsi"
162         ethernet@24000 {                          162         ethernet@24000 {
163                 sleep = <&pmc 0x00000080>;        163                 sleep = <&pmc 0x00000080>;
164         };                                        164         };
165                                                   165 
166 /include/ "pq3-etsec1-1.dtsi"                     166 /include/ "pq3-etsec1-1.dtsi"
167         ethernet@25000 {                          167         ethernet@25000 {
168                 sleep = <&pmc 0x00000040>;        168                 sleep = <&pmc 0x00000040>;
169         };                                        169         };
170                                                   170 
171         par_io@e0100 {                            171         par_io@e0100 {
172                 reg = <0xe0100 0x100>;            172                 reg = <0xe0100 0x100>;
173                 device_type = "par_io";           173                 device_type = "par_io";
174         };                                        174         };
175                                                   175 
176 /include/ "pq3-sec2.1-0.dtsi"                     176 /include/ "pq3-sec2.1-0.dtsi"
177         crypto@30000 {                            177         crypto@30000 {
178                 sleep = <&pmc 0x01000000>;        178                 sleep = <&pmc 0x01000000>;
179         };                                        179         };
180                                                   180 
181 /include/ "pq3-mpic.dtsi"                         181 /include/ "pq3-mpic.dtsi"
182 /include/ "pq3-rmu-0.dtsi"                        182 /include/ "pq3-rmu-0.dtsi"
183         rmu@d3000 {                               183         rmu@d3000 {
184                 sleep = <&pmc 0x00040000>;        184                 sleep = <&pmc 0x00040000>;
185         };                                        185         };
186                                                   186 
187         global-utilities@e0000 {                  187         global-utilities@e0000 {
188                 #address-cells = <1>;             188                 #address-cells = <1>;
189                 #size-cells = <1>;                189                 #size-cells = <1>;
190                 compatible = "fsl,mpc8568-guts    190                 compatible = "fsl,mpc8568-guts", "fsl,mpc8548-guts";
191                 reg = <0xe0000 0x1000>;           191                 reg = <0xe0000 0x1000>;
192                 ranges = <0 0xe0000 0x1000>;      192                 ranges = <0 0xe0000 0x1000>;
193                 fsl,has-rstcr;                    193                 fsl,has-rstcr;
194                                                   194 
195                 pmc: power@70 {                   195                 pmc: power@70 {
196                         compatible = "fsl,mpc8    196                         compatible = "fsl,mpc8568-pmc",
197                                      "fsl,mpc8    197                                      "fsl,mpc8548-pmc";
198                         reg = <0x70 0x20>;        198                         reg = <0x70 0x20>;
199                 };                                199                 };
200         };                                        200         };
201 };                                                201 };
202                                                   202 
203 &qe {                                             203 &qe {
204         #address-cells = <1>;                     204         #address-cells = <1>;
205         #size-cells = <1>;                        205         #size-cells = <1>;
206         device_type = "qe";                       206         device_type = "qe";
207         compatible = "fsl,qe";                    207         compatible = "fsl,qe";
208         sleep = <&pmc 0x00000800>;                208         sleep = <&pmc 0x00000800>;
209         brg-frequency = <0>;                      209         brg-frequency = <0>;
210         bus-frequency = <396000000>;              210         bus-frequency = <396000000>;
211         fsl,qe-num-riscs = <2>;                   211         fsl,qe-num-riscs = <2>;
212         fsl,qe-num-snums = <28>;                  212         fsl,qe-num-snums = <28>;
213                                                   213 
214         qeic: interrupt-controller@80 {           214         qeic: interrupt-controller@80 {
215                 interrupt-controller;             215                 interrupt-controller;
216                 compatible = "fsl,qe-ic";         216                 compatible = "fsl,qe-ic";
217                 #address-cells = <0>;             217                 #address-cells = <0>;
218                 #interrupt-cells = <1>;           218                 #interrupt-cells = <1>;
219                 reg = <0x80 0x80>;                219                 reg = <0x80 0x80>;
220                 interrupts = <46 2 0 0 46 2 0     220                 interrupts = <46 2 0 0 46 2 0 0>; //high:30 low:30
221                 interrupt-parent = <&mpic>;       221                 interrupt-parent = <&mpic>;
222         };                                        222         };
223                                                   223 
224         spi@4c0 {                                 224         spi@4c0 {
225                 #address-cells = <1>;             225                 #address-cells = <1>;
226                 #size-cells = <0>;                226                 #size-cells = <0>;
227                 compatible = "fsl,spi";           227                 compatible = "fsl,spi";
228                 reg = <0x4c0 0x40>;               228                 reg = <0x4c0 0x40>;
229                 cell-index = <0>;                 229                 cell-index = <0>;
230                 interrupts = <2>;                 230                 interrupts = <2>;
231                 interrupt-parent = <&qeic>;       231                 interrupt-parent = <&qeic>;
232         };                                        232         };
233                                                   233 
234         spi@500 {                                 234         spi@500 {
235                 #address-cells = <1>;             235                 #address-cells = <1>;
236                 #size-cells = <0>;                236                 #size-cells = <0>;
237                 cell-index = <1>;                 237                 cell-index = <1>;
238                 compatible = "fsl,spi";           238                 compatible = "fsl,spi";
239                 reg = <0x500 0x40>;               239                 reg = <0x500 0x40>;
240                 interrupts = <1>;                 240                 interrupts = <1>;
241                 interrupt-parent = <&qeic>;       241                 interrupt-parent = <&qeic>;
242         };                                        242         };
243                                                   243 
244         ucc@2000 {                                244         ucc@2000 {
245                 cell-index = <1>;                 245                 cell-index = <1>;
246                 reg = <0x2000 0x200>;             246                 reg = <0x2000 0x200>;
247                 interrupts = <32>;                247                 interrupts = <32>;
248                 interrupt-parent = <&qeic>;       248                 interrupt-parent = <&qeic>;
249         };                                        249         };
250                                                   250 
251         ucc@3000 {                                251         ucc@3000 {
252                 cell-index = <2>;                 252                 cell-index = <2>;
253                 reg = <0x3000 0x200>;             253                 reg = <0x3000 0x200>;
254                 interrupts = <33>;                254                 interrupts = <33>;
255                 interrupt-parent = <&qeic>;       255                 interrupt-parent = <&qeic>;
256         };                                        256         };
257                                                   257 
258         muram@10000 {                             258         muram@10000 {
259                 #address-cells = <1>;             259                 #address-cells = <1>;
260                 #size-cells = <1>;                260                 #size-cells = <1>;
261                 compatible = "fsl,qe-muram", "    261                 compatible = "fsl,qe-muram", "fsl,cpm-muram";
262                 ranges = <0x0 0x10000 0x10000>    262                 ranges = <0x0 0x10000 0x10000>;
263                                                   263 
264                 data-only@0 {                     264                 data-only@0 {
265                         compatible = "fsl,qe-m    265                         compatible = "fsl,qe-muram-data",
266                                      "fsl,cpm-    266                                      "fsl,cpm-muram-data";
267                         reg = <0x0 0x10000>;      267                         reg = <0x0 0x10000>;
268                 };                                268                 };
269         };                                        269         };
270 };                                                270 };
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php