~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/powerpc/fsl/p1025rdb_32b.dts

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/powerpc/fsl/p1025rdb_32b.dts (Architecture i386) and /scripts/dtc/include-prefixes/powerpc/fsl/p1025rdb_32b.dts (Architecture sparc)


  1 /*                                                  1 /*
  2  * P1025 RDB Device Tree Source (32-bit addres      2  * P1025 RDB Device Tree Source (32-bit address map)
  3  *                                                  3  *
  4  * Copyright 2011 Freescale Semiconductor Inc.      4  * Copyright 2011 Freescale Semiconductor Inc.
  5  *                                                  5  *
  6  * Redistribution and use in source and binary      6  * Redistribution and use in source and binary forms, with or without
  7  * modification, are permitted provided that t      7  * modification, are permitted provided that the following conditions are met:
  8  *     * Redistributions of source code must r      8  *     * Redistributions of source code must retain the above copyright
  9  *       notice, this list of conditions and t      9  *       notice, this list of conditions and the following disclaimer.
 10  *     * Redistributions in binary form must r     10  *     * Redistributions in binary form must reproduce the above copyright
 11  *       notice, this list of conditions and t     11  *       notice, this list of conditions and the following disclaimer in the
 12  *       documentation and/or other materials      12  *       documentation and/or other materials provided with the distribution.
 13  *     * Neither the name of Freescale Semicon     13  *     * Neither the name of Freescale Semiconductor nor the
 14  *       names of its contributors may be used     14  *       names of its contributors may be used to endorse or promote products
 15  *       derived from this software without sp     15  *       derived from this software without specific prior written permission.
 16  *                                                 16  *
 17  *                                                 17  *
 18  * ALTERNATIVELY, this software may be distrib     18  * ALTERNATIVELY, this software may be distributed under the terms of the
 19  * GNU General Public License ("GPL") as publi     19  * GNU General Public License ("GPL") as published by the Free Software
 20  * Foundation, either version 2 of that Licens     20  * Foundation, either version 2 of that License or (at your option) any
 21  * later version.                                  21  * later version.
 22  *                                                 22  *
 23  * THIS SOFTWARE IS PROVIDED BY Freescale Semi     23  * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
 24  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, B     24  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
 25  * WARRANTIES OF MERCHANTABILITY AND FITNESS F     25  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
 26  * DISCLAIMED. IN NO EVENT SHALL Freescale Sem     26  * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
 27  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEM     27  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
 28  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT     28  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
 29  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS      29  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
 30  * ON ANY THEORY OF LIABILITY, WHETHER IN CONT     30  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 31  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING     31  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
 32  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILIT     32  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 33  */                                                33  */
 34                                                    34 
 35 /include/ "p1021si-pre.dtsi"                       35 /include/ "p1021si-pre.dtsi"
 36 / {                                                36 / {
 37         model = "fsl,P1025RDB";                    37         model = "fsl,P1025RDB";
 38         compatible = "fsl,P1025RDB";               38         compatible = "fsl,P1025RDB";
 39                                                    39 
 40         memory {                                   40         memory {
 41                 device_type = "memory";            41                 device_type = "memory";
 42         };                                         42         };
 43                                                    43 
 44         lbc: localbus@ffe05000 {                   44         lbc: localbus@ffe05000 {
 45                 reg = <0 0xffe05000 0 0x1000>;     45                 reg = <0 0xffe05000 0 0x1000>;
 46                                                    46 
 47                 /* NOR, NAND Flashes */            47                 /* NOR, NAND Flashes */
 48                 ranges = <0x0 0x0 0x0 0xef0000     48                 ranges = <0x0 0x0 0x0 0xef000000 0x01000000
 49                           0x1 0x0 0x0 0xff8000     49                           0x1 0x0 0x0 0xff800000 0x00040000>;
 50         };                                         50         };
 51                                                    51 
 52         soc: soc@ffe00000 {                        52         soc: soc@ffe00000 {
 53                 ranges = <0x0 0x0 0xffe00000 0     53                 ranges = <0x0 0x0 0xffe00000 0x100000>;
 54         };                                         54         };
 55                                                    55 
 56         pci0: pcie@ffe09000 {                      56         pci0: pcie@ffe09000 {
 57                 ranges = <0x2000000 0x0 0xe000     57                 ranges = <0x2000000 0x0 0xe0000000 0 0xe0000000 0x0 0x20000000
 58                           0x1000000 0x0 0x0000     58                           0x1000000 0x0 0x00000000 0 0xffc10000 0x0 0x10000>;
 59                 reg = <0 0xffe09000 0 0x1000>;     59                 reg = <0 0xffe09000 0 0x1000>;
 60                 pcie@0 {                           60                 pcie@0 {
 61                         ranges = <0x2000000 0x     61                         ranges = <0x2000000 0x0 0xe0000000
 62                                   0x2000000 0x     62                                   0x2000000 0x0 0xe0000000
 63                                   0x0 0x200000     63                                   0x0 0x20000000
 64                                                    64 
 65                                   0x1000000 0x     65                                   0x1000000 0x0 0x0
 66                                   0x1000000 0x     66                                   0x1000000 0x0 0x0
 67                                   0x0 0x100000     67                                   0x0 0x100000>;
 68                 };                                 68                 };
 69         };                                         69         };
 70                                                    70 
 71         pci1: pcie@ffe0a000 {                      71         pci1: pcie@ffe0a000 {
 72                 reg = <0 0xffe0a000 0 0x1000>;     72                 reg = <0 0xffe0a000 0 0x1000>;
 73                 ranges = <0x2000000 0x0 0xe000     73                 ranges = <0x2000000 0x0 0xe0000000 0 0xe0000000 0x0 0x20000000
 74                           0x1000000 0x0 0x0000     74                           0x1000000 0x0 0x00000000 0 0xffc00000 0x0 0x10000>;
 75                 pcie@0 {                           75                 pcie@0 {
 76                         ranges = <0x2000000 0x     76                         ranges = <0x2000000 0x0 0xe0000000
 77                                   0x2000000 0x     77                                   0x2000000 0x0 0xe0000000
 78                                   0x0 0x200000     78                                   0x0 0x20000000
 79                                                    79 
 80                                   0x1000000 0x     80                                   0x1000000 0x0 0x0
 81                                   0x1000000 0x     81                                   0x1000000 0x0 0x0
 82                                   0x0 0x100000     82                                   0x0 0x100000>;
 83                 };                                 83                 };
 84         };                                         84         };
 85                                                    85 
 86         qe: qe@ffe80000 {                          86         qe: qe@ffe80000 {
 87                 ranges = <0x0 0x0 0xffe80000 0     87                 ranges = <0x0 0x0 0xffe80000 0x40000>;
 88                 reg = <0 0xffe80000 0 0x480>;      88                 reg = <0 0xffe80000 0 0x480>;
 89                 brg-frequency = <0>;               89                 brg-frequency = <0>;
 90                 bus-frequency = <0>;               90                 bus-frequency = <0>;
 91                 status = "disabled"; /* no fir     91                 status = "disabled"; /* no firmware loaded */
 92                                                    92 
 93                 enet3: ucc@2000 {                  93                 enet3: ucc@2000 {
 94                         device_type = "network     94                         device_type = "network";
 95                         compatible = "ucc_geth     95                         compatible = "ucc_geth";
 96                         rx-clock-name = "clk12     96                         rx-clock-name = "clk12";
 97                         tx-clock-name = "clk9"     97                         tx-clock-name = "clk9";
 98                         pio-handle = <&pio1>;      98                         pio-handle = <&pio1>;
 99                         phy-handle = <&qe_phy0     99                         phy-handle = <&qe_phy0>;
100                         phy-connection-type =     100                         phy-connection-type = "mii";
101                 };                                101                 };
102                                                   102 
103                 mdio@2120 {                       103                 mdio@2120 {
104                         qe_phy0: ethernet-phy@    104                         qe_phy0: ethernet-phy@0 {
105                                 interrupt-pare    105                                 interrupt-parent = <&mpic>;
106                                 interrupts = <    106                                 interrupts = <4 1 0 0>;
107                                 reg = <0x6>;      107                                 reg = <0x6>;
108                         };                        108                         };
109                         qe_phy1: ethernet-phy@    109                         qe_phy1: ethernet-phy@3 {
110                                 interrupt-pare    110                                 interrupt-parent = <&mpic>;
111                                 interrupts = <    111                                 interrupts = <5 1 0 0>;
112                                 reg = <0x3>;      112                                 reg = <0x3>;
113                         };                        113                         };
114                         tbi-phy@11 {              114                         tbi-phy@11 {
115                                 reg = <0x11>;     115                                 reg = <0x11>;
116                                 device_type =     116                                 device_type = "tbi-phy";
117                         };                        117                         };
118                 };                                118                 };
119                                                   119 
120                 enet4: ucc@2400 {                 120                 enet4: ucc@2400 {
121                         device_type = "network    121                         device_type = "network";
122                         compatible = "ucc_geth    122                         compatible = "ucc_geth";
123                         rx-clock-name = "none"    123                         rx-clock-name = "none";
124                         tx-clock-name = "clk13    124                         tx-clock-name = "clk13";
125                         pio-handle = <&pio2>;     125                         pio-handle = <&pio2>;
126                         phy-handle = <&qe_phy1    126                         phy-handle = <&qe_phy1>;
127                         phy-connection-type =     127                         phy-connection-type = "rmii";
128                 };                                128                 };
129         };                                        129         };
130 };                                                130 };
131                                                   131 
132 /include/ "p1025rdb.dtsi"                         132 /include/ "p1025rdb.dtsi"
133 /include/ "p1021si-post.dtsi"                     133 /include/ "p1021si-post.dtsi"
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php