~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/powerpc/fsl/p2020si-post.dtsi

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/powerpc/fsl/p2020si-post.dtsi (Version linux-6.12-rc7) and /scripts/dtc/include-prefixes/powerpc/fsl/p2020si-post.dtsi (Version linux-4.9.337)


  1 /*                                                
  2  * P2020/P2010 Silicon/SoC Device Tree Source     
  3  *                                                
  4  * Copyright 2011 Freescale Semiconductor Inc.    
  5  *                                                
  6  * Redistribution and use in source and binary    
  7  * modification, are permitted provided that t    
  8  *     * Redistributions of source code must r    
  9  *       notice, this list of conditions and t    
 10  *     * Redistributions in binary form must r    
 11  *       notice, this list of conditions and t    
 12  *       documentation and/or other materials     
 13  *     * Neither the name of Freescale Semicon    
 14  *       names of its contributors may be used    
 15  *       derived from this software without sp    
 16  *                                                
 17  *                                                
 18  * ALTERNATIVELY, this software may be distrib    
 19  * GNU General Public License ("GPL") as publi    
 20  * Foundation, either version 2 of that Licens    
 21  * later version.                                 
 22  *                                                
 23  * THIS SOFTWARE IS PROVIDED BY Freescale Semi    
 24  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, B    
 25  * WARRANTIES OF MERCHANTABILITY AND FITNESS F    
 26  * DISCLAIMED. IN NO EVENT SHALL Freescale Sem    
 27  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEM    
 28  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT    
 29  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS     
 30  * ON ANY THEORY OF LIABILITY, WHETHER IN CONT    
 31  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING    
 32  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILIT    
 33  */                                               
 34                                                   
 35 &lbc {                                            
 36         #address-cells = <2>;                     
 37         #size-cells = <1>;                        
 38         compatible = "fsl,p2020-elbc", "fsl,el    
 39         interrupts = <19 2 0 0>;                  
 40 };                                                
 41                                                   
 42 /* controller at 0xa000 */                        
 43 &pci0 {                                           
 44         compatible = "fsl,mpc8548-pcie";          
 45         device_type = "pci";                      
 46         #size-cells = <2>;                        
 47         #address-cells = <3>;                     
 48         bus-range = <0 255>;                      
 49         clock-frequency = <33333333>;             
 50         interrupts = <26 2 0 0>;                  
 51         law_trgt_if = <2>;                        
 52                                                   
 53         pcie@0 {                                  
 54                 reg = <0 0 0 0 0>;                
 55                 #interrupt-cells = <1>;           
 56                 #size-cells = <2>;                
 57                 #address-cells = <3>;             
 58                 device_type = "pci";              
 59                 interrupts = <26 2 0 0>;          
 60                 interrupt-map-mask = <0xf800 0    
 61                 interrupt-map = <                 
 62                         /* IDSEL 0x0 */           
 63                         0000 0x0 0x0 0x1 &mpic    
 64                         0000 0x0 0x0 0x2 &mpic    
 65                         0000 0x0 0x0 0x3 &mpic    
 66                         0000 0x0 0x0 0x4 &mpic    
 67                         >;                        
 68         };                                        
 69 };                                                
 70                                                   
 71 /* controller at 0x9000 */                        
 72 &pci1 {                                           
 73         compatible = "fsl,mpc8548-pcie";          
 74         device_type = "pci";                      
 75         #size-cells = <2>;                        
 76         #address-cells = <3>;                     
 77         bus-range = <0 255>;                      
 78         clock-frequency = <33333333>;             
 79         interrupts = <25 2 0 0>;                  
 80         law_trgt_if = <1>;                        
 81                                                   
 82         pcie@0 {                                  
 83                 reg = <0 0 0 0 0>;                
 84                 #interrupt-cells = <1>;           
 85                 #size-cells = <2>;                
 86                 #address-cells = <3>;             
 87                 device_type = "pci";              
 88                 interrupts = <25 2 0 0>;          
 89                 interrupt-map-mask = <0xf800 0    
 90                                                   
 91                 interrupt-map = <                 
 92                         /* IDSEL 0x0 */           
 93                         0000 0x0 0x0 0x1 &mpic    
 94                         0000 0x0 0x0 0x2 &mpic    
 95                         0000 0x0 0x0 0x3 &mpic    
 96                         0000 0x0 0x0 0x4 &mpic    
 97                         >;                        
 98         };                                        
 99 };                                                
100                                                   
101 /* controller at 0x8000 */                        
102 &pci2 {                                           
103         compatible = "fsl,mpc8548-pcie";          
104         device_type = "pci";                      
105         #size-cells = <2>;                        
106         #address-cells = <3>;                     
107         bus-range = <0 255>;                      
108         clock-frequency = <33333333>;             
109         interrupts = <24 2 0 0>;                  
110         law_trgt_if = <0>;                        
111                                                   
112         pcie@0 {                                  
113                 reg = <0 0 0 0 0>;                
114                 #interrupt-cells = <1>;           
115                 #size-cells = <2>;                
116                 #address-cells = <3>;             
117                 device_type = "pci";              
118                 interrupts = <24 2 0 0>;          
119                 interrupt-map-mask = <0xf800 0    
120                                                   
121                 interrupt-map = <                 
122                         /* IDSEL 0x0 */           
123                         0000 0x0 0x0 0x1 &mpic    
124                         0000 0x0 0x0 0x2 &mpic    
125                         0000 0x0 0x0 0x3 &mpic    
126                         0000 0x0 0x0 0x4 &mpic    
127                         >;                        
128         };                                        
129 };                                                
130                                                   
131 &soc {                                            
132         #address-cells = <1>;                     
133         #size-cells = <1>;                        
134         device_type = "soc";                      
135         compatible = "fsl,p2020-immr", "simple    
136         bus-frequency = <0>;            // Fil    
137                                                   
138         ecm-law@0 {                               
139                 compatible = "fsl,ecm-law";       
140                 reg = <0x0 0x1000>;               
141                 fsl,num-laws = <12>;              
142         };                                        
143                                                   
144         ecm@1000 {                                
145                 compatible = "fsl,p2020-ecm",     
146                 reg = <0x1000 0x1000>;            
147                 interrupts = <17 2 0 0>;          
148         };                                        
149                                                   
150         memory-controller@2000 {                  
151                 compatible = "fsl,p2020-memory    
152                 reg = <0x2000 0x1000>;            
153                 interrupts = <18 2 0 0>;          
154         };                                        
155                                                   
156 /include/ "pq3-i2c-0.dtsi"                        
157 /include/ "pq3-i2c-1.dtsi"                        
158 /include/ "pq3-duart-0.dtsi"                      
159 /include/ "pq3-espi-0.dtsi"                       
160         spi0: spi@7000 {                          
161                 fsl,espi-num-chipselects = <4>    
162         };                                        
163                                                   
164 /include/ "pq3-dma-1.dtsi"                        
165 /include/ "pq3-gpio-0.dtsi"                       
166                                                   
167         L2: l2-cache-controller@20000 {           
168                 compatible = "fsl,p2020-l2-cac    
169                 reg = <0x20000 0x1000>;           
170                 cache-line-size = <32>; // 32     
171                 cache-size = <0x80000>; // L2,    
172                 interrupts = <16 2 0 0>;          
173         };                                        
174                                                   
175 /include/ "pq3-dma-0.dtsi"                        
176 /include/ "pq3-usb2-dr-0.dtsi"                    
177         usb@22000 {                               
178                 compatible = "fsl-usb2-dr-v1.6    
179         };                                        
180 /include/ "pq3-etsec1-0.dtsi"                     
181         enet0: ethernet@24000 {                   
182                 fsl,pmc-handle = <&etsec1_clk>    
183                                                   
184         };                                        
185 /include/ "pq3-etsec1-timer-0.dtsi"               
186                                                   
187         ptp_clock@24e00 {                         
188                 interrupts = <68 2 0 0 69 2 0     
189         };                                        
190                                                   
191                                                   
192 /include/ "pq3-etsec1-1.dtsi"                     
193         enet1: ethernet@25000 {                   
194                 fsl,pmc-handle = <&etsec2_clk>    
195         };                                        
196                                                   
197 /include/ "pq3-etsec1-2.dtsi"                     
198         enet2: ethernet@26000 {                   
199                 fsl,pmc-handle = <&etsec3_clk>    
200         };                                        
201                                                   
202 /include/ "pq3-esdhc-0.dtsi"                      
203         sdhc@2e000 {                              
204                 compatible = "fsl,p2020-esdhc"    
205         };                                        
206                                                   
207 /include/ "pq3-sec3.1-0.dtsi"                     
208 /include/ "pq3-mpic.dtsi"                         
209 /include/ "pq3-mpic-timer-B.dtsi"                 
210                                                   
211         global-utilities@e0000 {                  
212                 compatible = "fsl,p2020-guts";    
213                 reg = <0xe0000 0x1000>;           
214                 fsl,has-rstcr;                    
215         };                                        
216                                                   
217 /include/ "pq3-power.dtsi"                        
218 };                                                
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php