~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/powerpc/fsl/p4080si-post.dtsi

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /scripts/dtc/include-prefixes/powerpc/fsl/p4080si-post.dtsi (Version linux-6.12-rc7) and /scripts/dtc/include-prefixes/powerpc/fsl/p4080si-post.dtsi (Version linux-5.0.21)


  1 /*                                                  1 /*
  2  * P4080/P4040 Silicon/SoC Device Tree Source       2  * P4080/P4040 Silicon/SoC Device Tree Source (post include)
  3  *                                                  3  *
  4  * Copyright 2011 - 2015 Freescale Semiconduct      4  * Copyright 2011 - 2015 Freescale Semiconductor Inc.
  5  *                                                  5  *
  6  * Redistribution and use in source and binary      6  * Redistribution and use in source and binary forms, with or without
  7  * modification, are permitted provided that t      7  * modification, are permitted provided that the following conditions are met:
  8  *     * Redistributions of source code must r      8  *     * Redistributions of source code must retain the above copyright
  9  *       notice, this list of conditions and t      9  *       notice, this list of conditions and the following disclaimer.
 10  *     * Redistributions in binary form must r     10  *     * Redistributions in binary form must reproduce the above copyright
 11  *       notice, this list of conditions and t     11  *       notice, this list of conditions and the following disclaimer in the
 12  *       documentation and/or other materials      12  *       documentation and/or other materials provided with the distribution.
 13  *     * Neither the name of Freescale Semicon     13  *     * Neither the name of Freescale Semiconductor nor the
 14  *       names of its contributors may be used     14  *       names of its contributors may be used to endorse or promote products
 15  *       derived from this software without sp     15  *       derived from this software without specific prior written permission.
 16  *                                                 16  *
 17  *                                                 17  *
 18  * ALTERNATIVELY, this software may be distrib     18  * ALTERNATIVELY, this software may be distributed under the terms of the
 19  * GNU General Public License ("GPL") as publi     19  * GNU General Public License ("GPL") as published by the Free Software
 20  * Foundation, either version 2 of that Licens     20  * Foundation, either version 2 of that License or (at your option) any
 21  * later version.                                  21  * later version.
 22  *                                                 22  *
 23  * THIS SOFTWARE IS PROVIDED BY Freescale Semi     23  * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
 24  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, B     24  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
 25  * WARRANTIES OF MERCHANTABILITY AND FITNESS F     25  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
 26  * DISCLAIMED. IN NO EVENT SHALL Freescale Sem     26  * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
 27  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEM     27  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
 28  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT     28  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
 29  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS      29  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
 30  * ON ANY THEORY OF LIABILITY, WHETHER IN CONT     30  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 31  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING     31  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
 32  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILIT     32  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 33  */                                                33  */
 34                                                    34 
 35 &bman_fbpr {                                       35 &bman_fbpr {
 36         compatible = "fsl,bman-fbpr";              36         compatible = "fsl,bman-fbpr";
 37         alloc-ranges = <0 0 0x10 0>;               37         alloc-ranges = <0 0 0x10 0>;
 38 };                                                 38 };
 39                                                    39 
 40 &qman_fqd {                                        40 &qman_fqd {
 41         compatible = "fsl,qman-fqd";               41         compatible = "fsl,qman-fqd";
 42         alloc-ranges = <0 0 0x10 0>;               42         alloc-ranges = <0 0 0x10 0>;
 43 };                                                 43 };
 44                                                    44 
 45 &qman_pfdr {                                       45 &qman_pfdr {
 46         compatible = "fsl,qman-pfdr";              46         compatible = "fsl,qman-pfdr";
 47         alloc-ranges = <0 0 0x10 0>;               47         alloc-ranges = <0 0 0x10 0>;
 48 };                                                 48 };
 49                                                    49 
 50 &lbc {                                             50 &lbc {
 51         compatible = "fsl,p4080-elbc", "fsl,el     51         compatible = "fsl,p4080-elbc", "fsl,elbc", "simple-bus";
 52         interrupts = <25 2 0 0>;                   52         interrupts = <25 2 0 0>;
 53         #address-cells = <2>;                      53         #address-cells = <2>;
 54         #size-cells = <1>;                         54         #size-cells = <1>;
 55 };                                                 55 };
 56                                                    56 
 57 /* controller at 0x200000 */                       57 /* controller at 0x200000 */
 58 &pci0 {                                            58 &pci0 {
 59         compatible = "fsl,p4080-pcie", "fsl,qo     59         compatible = "fsl,p4080-pcie", "fsl,qoriq-pcie-v2.1";
 60         device_type = "pci";                       60         device_type = "pci";
 61         #size-cells = <2>;                         61         #size-cells = <2>;
 62         #address-cells = <3>;                      62         #address-cells = <3>;
 63         bus-range = <0x0 0xff>;                    63         bus-range = <0x0 0xff>;
 64         clock-frequency = <33333333>;              64         clock-frequency = <33333333>;
 65         interrupts = <16 2 1 15>;                  65         interrupts = <16 2 1 15>;
 66         fsl,iommu-parent = <&pamu0>;               66         fsl,iommu-parent = <&pamu0>;
 67         fsl,liodn-reg = <&guts 0x500>; /* PEX1     67         fsl,liodn-reg = <&guts 0x500>; /* PEX1LIODNR */
 68         pcie@0 {                                   68         pcie@0 {
 69                 reg = <0 0 0 0 0>;                 69                 reg = <0 0 0 0 0>;
 70                 #interrupt-cells = <1>;            70                 #interrupt-cells = <1>;
 71                 #size-cells = <2>;                 71                 #size-cells = <2>;
 72                 #address-cells = <3>;              72                 #address-cells = <3>;
 73                 device_type = "pci";               73                 device_type = "pci";
 74                 interrupts = <16 2 1 15>;          74                 interrupts = <16 2 1 15>;
 75                 interrupt-map-mask = <0xf800 0     75                 interrupt-map-mask = <0xf800 0 0 7>;
 76                 interrupt-map = <                  76                 interrupt-map = <
 77                         /* IDSEL 0x0 */            77                         /* IDSEL 0x0 */
 78                         0000 0 0 1 &mpic 40 1      78                         0000 0 0 1 &mpic 40 1 0 0
 79                         0000 0 0 2 &mpic 1 1 0     79                         0000 0 0 2 &mpic 1 1 0 0
 80                         0000 0 0 3 &mpic 2 1 0     80                         0000 0 0 3 &mpic 2 1 0 0
 81                         0000 0 0 4 &mpic 3 1 0     81                         0000 0 0 4 &mpic 3 1 0 0
 82                         >;                         82                         >;
 83         };                                         83         };
 84 };                                                 84 };
 85                                                    85 
 86 /* controller at 0x201000 */                       86 /* controller at 0x201000 */
 87 &pci1 {                                            87 &pci1 {
 88         compatible = "fsl,p4080-pcie", "fsl,qo     88         compatible = "fsl,p4080-pcie", "fsl,qoriq-pcie-v2.1";
 89         device_type = "pci";                       89         device_type = "pci";
 90         #size-cells = <2>;                         90         #size-cells = <2>;
 91         #address-cells = <3>;                      91         #address-cells = <3>;
 92         bus-range = <0 0xff>;                      92         bus-range = <0 0xff>;
 93         clock-frequency = <33333333>;              93         clock-frequency = <33333333>;
 94         interrupts = <16 2 1 14>;                  94         interrupts = <16 2 1 14>;
 95         fsl,iommu-parent = <&pamu0>;               95         fsl,iommu-parent = <&pamu0>;
 96         fsl,liodn-reg = <&guts 0x504>; /* PEX2     96         fsl,liodn-reg = <&guts 0x504>; /* PEX2LIODNR */
 97         pcie@0 {                                   97         pcie@0 {
 98                 reg = <0 0 0 0 0>;                 98                 reg = <0 0 0 0 0>;
 99                 #interrupt-cells = <1>;            99                 #interrupt-cells = <1>;
100                 #size-cells = <2>;                100                 #size-cells = <2>;
101                 #address-cells = <3>;             101                 #address-cells = <3>;
102                 device_type = "pci";              102                 device_type = "pci";
103                 interrupts = <16 2 1 14>;         103                 interrupts = <16 2 1 14>;
104                 interrupt-map-mask = <0xf800 0    104                 interrupt-map-mask = <0xf800 0 0 7>;
105                 interrupt-map = <                 105                 interrupt-map = <
106                         /* IDSEL 0x0 */           106                         /* IDSEL 0x0 */
107                         0000 0 0 1 &mpic 41 1     107                         0000 0 0 1 &mpic 41 1 0 0
108                         0000 0 0 2 &mpic 5 1 0    108                         0000 0 0 2 &mpic 5 1 0 0
109                         0000 0 0 3 &mpic 6 1 0    109                         0000 0 0 3 &mpic 6 1 0 0
110                         0000 0 0 4 &mpic 7 1 0    110                         0000 0 0 4 &mpic 7 1 0 0
111                         >;                        111                         >;
112         };                                        112         };
113 };                                                113 };
114                                                   114 
115 /* controller at 0x202000 */                      115 /* controller at 0x202000 */
116 &pci2 {                                           116 &pci2 {
117         compatible = "fsl,p4080-pcie", "fsl,qo    117         compatible = "fsl,p4080-pcie", "fsl,qoriq-pcie-v2.1";
118         device_type = "pci";                      118         device_type = "pci";
119         #size-cells = <2>;                        119         #size-cells = <2>;
120         #address-cells = <3>;                     120         #address-cells = <3>;
121         bus-range = <0x0 0xff>;                   121         bus-range = <0x0 0xff>;
122         clock-frequency = <33333333>;             122         clock-frequency = <33333333>;
123         interrupts = <16 2 1 13>;                 123         interrupts = <16 2 1 13>;
124         fsl,iommu-parent = <&pamu0>;              124         fsl,iommu-parent = <&pamu0>;
125         fsl,liodn-reg = <&guts 0x508>; /* PEX3    125         fsl,liodn-reg = <&guts 0x508>; /* PEX3LIODNR */
126         pcie@0 {                                  126         pcie@0 {
127                 reg = <0 0 0 0 0>;                127                 reg = <0 0 0 0 0>;
128                 #interrupt-cells = <1>;           128                 #interrupt-cells = <1>;
129                 #size-cells = <2>;                129                 #size-cells = <2>;
130                 #address-cells = <3>;             130                 #address-cells = <3>;
131                 device_type = "pci";              131                 device_type = "pci";
132                 interrupts = <16 2 1 13>;         132                 interrupts = <16 2 1 13>;
133                 interrupt-map-mask = <0xf800 0    133                 interrupt-map-mask = <0xf800 0 0 7>;
134                 interrupt-map = <                 134                 interrupt-map = <
135                         /* IDSEL 0x0 */           135                         /* IDSEL 0x0 */
136                         0000 0 0 1 &mpic 42 1     136                         0000 0 0 1 &mpic 42 1 0 0
137                         0000 0 0 2 &mpic 9 1 0    137                         0000 0 0 2 &mpic 9 1 0 0
138                         0000 0 0 3 &mpic 10 1     138                         0000 0 0 3 &mpic 10 1 0 0
139                         0000 0 0 4 &mpic 11 1     139                         0000 0 0 4 &mpic 11 1 0 0
140                         >;                        140                         >;
141         };                                        141         };
142 };                                                142 };
143                                                   143 
144 &rio {                                            144 &rio {
145         compatible = "fsl,srio";                  145         compatible = "fsl,srio";
146         interrupts = <16 2 1 11>;                 146         interrupts = <16 2 1 11>;
147         #address-cells = <2>;                     147         #address-cells = <2>;
148         #size-cells = <2>;                        148         #size-cells = <2>;
149         fsl,srio-rmu-handle = <&rmu>;             149         fsl,srio-rmu-handle = <&rmu>;
150         fsl,iommu-parent = <&pamu0>;              150         fsl,iommu-parent = <&pamu0>;
151         ranges;                                   151         ranges;
152                                                   152 
153         port1 {                                   153         port1 {
154                 #address-cells = <2>;             154                 #address-cells = <2>;
155                 #size-cells = <2>;                155                 #size-cells = <2>;
156                 cell-index = <1>;                 156                 cell-index = <1>;
157                 fsl,liodn-reg = <&guts 0x510>;    157                 fsl,liodn-reg = <&guts 0x510>; /* RIO1LIODNR */
158         };                                        158         };
159                                                   159 
160         port2 {                                   160         port2 {
161                 #address-cells = <2>;             161                 #address-cells = <2>;
162                 #size-cells = <2>;                162                 #size-cells = <2>;
163                 cell-index = <2>;                 163                 cell-index = <2>;
164                 fsl,liodn-reg = <&guts 0x514>;    164                 fsl,liodn-reg = <&guts 0x514>; /* RIO2LIODNR */
165         };                                        165         };
166 };                                                166 };
167                                                   167 
168 &dcsr {                                           168 &dcsr {
169         #address-cells = <1>;                     169         #address-cells = <1>;
170         #size-cells = <1>;                        170         #size-cells = <1>;
171         compatible = "fsl,dcsr", "simple-bus";    171         compatible = "fsl,dcsr", "simple-bus";
172                                                   172 
173         dcsr-epu@0 {                              173         dcsr-epu@0 {
174                 compatible = "fsl,p4080-dcsr-e    174                 compatible = "fsl,p4080-dcsr-epu", "fsl,dcsr-epu";
175                 interrupts = <52 2 0 0            175                 interrupts = <52 2 0 0
176                               84 2 0 0            176                               84 2 0 0
177                               85 2 0 0>;          177                               85 2 0 0>;
178                 reg = <0x0 0x1000>;               178                 reg = <0x0 0x1000>;
179         };                                        179         };
180         dcsr-npc {                                180         dcsr-npc {
181                 compatible = "fsl,dcsr-npc";      181                 compatible = "fsl,dcsr-npc";
182                 reg = <0x1000 0x1000 0x1000000    182                 reg = <0x1000 0x1000 0x1000000 0x8000>;
183         };                                        183         };
184         dcsr-nxc@2000 {                           184         dcsr-nxc@2000 {
185                 compatible = "fsl,dcsr-nxc";      185                 compatible = "fsl,dcsr-nxc";
186                 reg = <0x2000 0x1000>;            186                 reg = <0x2000 0x1000>;
187         };                                        187         };
188         dcsr-corenet {                            188         dcsr-corenet {
189                 compatible = "fsl,dcsr-corenet    189                 compatible = "fsl,dcsr-corenet";
190                 reg = <0x8000 0x1000 0xB0000 0    190                 reg = <0x8000 0x1000 0xB0000 0x1000>;
191         };                                        191         };
192         dcsr-dpaa@9000 {                          192         dcsr-dpaa@9000 {
193                 compatible = "fsl,p4080-dcsr-d    193                 compatible = "fsl,p4080-dcsr-dpaa", "fsl,dcsr-dpaa";
194                 reg = <0x9000 0x1000>;            194                 reg = <0x9000 0x1000>;
195         };                                        195         };
196         dcsr-ocn@11000 {                          196         dcsr-ocn@11000 {
197                 compatible = "fsl,p4080-dcsr-o    197                 compatible = "fsl,p4080-dcsr-ocn", "fsl,dcsr-ocn";
198                 reg = <0x11000 0x1000>;           198                 reg = <0x11000 0x1000>;
199         };                                        199         };
200         dcsr-ddr@12000 {                          200         dcsr-ddr@12000 {
201                 compatible = "fsl,dcsr-ddr";      201                 compatible = "fsl,dcsr-ddr";
202                 dev-handle = <&ddr1>;             202                 dev-handle = <&ddr1>;
203                 reg = <0x12000 0x1000>;           203                 reg = <0x12000 0x1000>;
204         };                                        204         };
205         dcsr-ddr@13000 {                          205         dcsr-ddr@13000 {
206                 compatible = "fsl,dcsr-ddr";      206                 compatible = "fsl,dcsr-ddr";
207                 dev-handle = <&ddr2>;             207                 dev-handle = <&ddr2>;
208                 reg = <0x13000 0x1000>;           208                 reg = <0x13000 0x1000>;
209         };                                        209         };
210         dcsr-nal@18000 {                          210         dcsr-nal@18000 {
211                 compatible = "fsl,p4080-dcsr-n    211                 compatible = "fsl,p4080-dcsr-nal", "fsl,dcsr-nal";
212                 reg = <0x18000 0x1000>;           212                 reg = <0x18000 0x1000>;
213         };                                        213         };
214         dcsr-rcpm@22000 {                         214         dcsr-rcpm@22000 {
215                 compatible = "fsl,p4080-dcsr-r    215                 compatible = "fsl,p4080-dcsr-rcpm", "fsl,dcsr-rcpm";
216                 reg = <0x22000 0x1000>;           216                 reg = <0x22000 0x1000>;
217         };                                        217         };
218         dcsr-cpu-sb-proxy@40000 {                 218         dcsr-cpu-sb-proxy@40000 {
219                 compatible = "fsl,dcsr-e500mc-    219                 compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
220                 cpu-handle = <&cpu0>;             220                 cpu-handle = <&cpu0>;
221                 reg = <0x40000 0x1000>;           221                 reg = <0x40000 0x1000>;
222         };                                        222         };
223         dcsr-cpu-sb-proxy@41000 {                 223         dcsr-cpu-sb-proxy@41000 {
224                 compatible = "fsl,dcsr-e500mc-    224                 compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
225                 cpu-handle = <&cpu1>;             225                 cpu-handle = <&cpu1>;
226                 reg = <0x41000 0x1000>;           226                 reg = <0x41000 0x1000>;
227         };                                        227         };
228         dcsr-cpu-sb-proxy@42000 {                 228         dcsr-cpu-sb-proxy@42000 {
229                 compatible = "fsl,dcsr-e500mc-    229                 compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
230                 cpu-handle = <&cpu2>;             230                 cpu-handle = <&cpu2>;
231                 reg = <0x42000 0x1000>;           231                 reg = <0x42000 0x1000>;
232         };                                        232         };
233         dcsr-cpu-sb-proxy@43000 {                 233         dcsr-cpu-sb-proxy@43000 {
234                 compatible = "fsl,dcsr-e500mc-    234                 compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
235                 cpu-handle = <&cpu3>;             235                 cpu-handle = <&cpu3>;
236                 reg = <0x43000 0x1000>;           236                 reg = <0x43000 0x1000>;
237         };                                        237         };
238         dcsr-cpu-sb-proxy@44000 {                 238         dcsr-cpu-sb-proxy@44000 {
239                 compatible = "fsl,dcsr-e500mc-    239                 compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
240                 cpu-handle = <&cpu4>;             240                 cpu-handle = <&cpu4>;
241                 reg = <0x44000 0x1000>;           241                 reg = <0x44000 0x1000>;
242         };                                        242         };
243         dcsr-cpu-sb-proxy@45000 {                 243         dcsr-cpu-sb-proxy@45000 {
244                 compatible = "fsl,dcsr-e500mc-    244                 compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
245                 cpu-handle = <&cpu5>;             245                 cpu-handle = <&cpu5>;
246                 reg = <0x45000 0x1000>;           246                 reg = <0x45000 0x1000>;
247         };                                        247         };
248         dcsr-cpu-sb-proxy@46000 {                 248         dcsr-cpu-sb-proxy@46000 {
249                 compatible = "fsl,dcsr-e500mc-    249                 compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
250                 cpu-handle = <&cpu6>;             250                 cpu-handle = <&cpu6>;
251                 reg = <0x46000 0x1000>;           251                 reg = <0x46000 0x1000>;
252         };                                        252         };
253         dcsr-cpu-sb-proxy@47000 {                 253         dcsr-cpu-sb-proxy@47000 {
254                 compatible = "fsl,dcsr-e500mc-    254                 compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
255                 cpu-handle = <&cpu7>;             255                 cpu-handle = <&cpu7>;
256                 reg = <0x47000 0x1000>;           256                 reg = <0x47000 0x1000>;
257         };                                        257         };
258                                                   258 
259 };                                                259 };
260                                                   260 
261 /include/ "qoriq-bman1-portals.dtsi"              261 /include/ "qoriq-bman1-portals.dtsi"
262                                                   262 
263 /include/ "qoriq-qman1-portals.dtsi"              263 /include/ "qoriq-qman1-portals.dtsi"
264                                                   264 
265 &soc {                                            265 &soc {
266         #address-cells = <1>;                     266         #address-cells = <1>;
267         #size-cells = <1>;                        267         #size-cells = <1>;
268         device_type = "soc";                      268         device_type = "soc";
269         compatible = "simple-bus";                269         compatible = "simple-bus";
270                                                   270 
271         soc-sram-error {                          271         soc-sram-error {
272                 compatible = "fsl,soc-sram-err    272                 compatible = "fsl,soc-sram-error";
273                 interrupts = <16 2 1 29>;         273                 interrupts = <16 2 1 29>;
274         };                                        274         };
275                                                   275 
276         corenet-law@0 {                           276         corenet-law@0 {
277                 compatible = "fsl,corenet-law"    277                 compatible = "fsl,corenet-law";
278                 reg = <0x0 0x1000>;               278                 reg = <0x0 0x1000>;
279                 fsl,num-laws = <32>;              279                 fsl,num-laws = <32>;
280         };                                        280         };
281                                                   281 
282         ddr1: memory-controller@8000 {            282         ddr1: memory-controller@8000 {
283                 compatible = "fsl,qoriq-memory    283                 compatible = "fsl,qoriq-memory-controller-v4.4", "fsl,qoriq-memory-controller";
284                 reg = <0x8000 0x1000>;            284                 reg = <0x8000 0x1000>;
285                 interrupts = <16 2 1 23>;         285                 interrupts = <16 2 1 23>;
286         };                                        286         };
287                                                   287 
288         ddr2: memory-controller@9000 {            288         ddr2: memory-controller@9000 {
289                 compatible = "fsl,qoriq-memory    289                 compatible = "fsl,qoriq-memory-controller-v4.4","fsl,qoriq-memory-controller";
290                 reg = <0x9000 0x1000>;            290                 reg = <0x9000 0x1000>;
291                 interrupts = <16 2 1 22>;         291                 interrupts = <16 2 1 22>;
292         };                                        292         };
293                                                   293 
294         cpc: l3-cache-controller@10000 {          294         cpc: l3-cache-controller@10000 {
295                 compatible = "fsl,p4080-l3-cac    295                 compatible = "fsl,p4080-l3-cache-controller", "cache";
296                 reg = <0x10000 0x1000             296                 reg = <0x10000 0x1000
297                        0x11000 0x1000>;           297                        0x11000 0x1000>;
298                 interrupts = <16 2 1 27           298                 interrupts = <16 2 1 27
299                               16 2 1 26>;         299                               16 2 1 26>;
300         };                                        300         };
301                                                   301 
302         corenet-cf@18000 {                        302         corenet-cf@18000 {
303                 compatible = "fsl,corenet1-cf"    303                 compatible = "fsl,corenet1-cf", "fsl,corenet-cf";
304                 reg = <0x18000 0x1000>;           304                 reg = <0x18000 0x1000>;
305                 interrupts = <16 2 1 31>;         305                 interrupts = <16 2 1 31>;
306                 fsl,ccf-num-csdids = <32>;        306                 fsl,ccf-num-csdids = <32>;
307                 fsl,ccf-num-snoopids = <32>;      307                 fsl,ccf-num-snoopids = <32>;
308         };                                        308         };
309                                                   309 
310         iommu@20000 {                             310         iommu@20000 {
311                 compatible = "fsl,pamu-v1.0",     311                 compatible = "fsl,pamu-v1.0", "fsl,pamu";
312                 reg = <0x20000 0x5000>; /* for    312                 reg = <0x20000 0x5000>; /* for compatibility with older PAMU drivers */
313                 ranges = <0 0x20000 0x5000>;      313                 ranges = <0 0x20000 0x5000>;
314                 #address-cells = <1>;             314                 #address-cells = <1>;
315                 #size-cells = <1>;                315                 #size-cells = <1>;
316                 interrupts = <                    316                 interrupts = <
317                         24 2 0 0                  317                         24 2 0 0
318                         16 2 1 30>;               318                         16 2 1 30>;
319                 fsl,portid-mapping = <0x00f800    319                 fsl,portid-mapping = <0x00f80000>;
320                                                   320 
321                 pamu0: pamu@0 {                   321                 pamu0: pamu@0 {
322                         reg = <0 0x1000>;         322                         reg = <0 0x1000>;
323                         fsl,primary-cache-geom    323                         fsl,primary-cache-geometry = <32 1>;
324                         fsl,secondary-cache-ge    324                         fsl,secondary-cache-geometry = <128 2>;
325                 };                                325                 };
326                                                   326 
327                 pamu1: pamu@1000 {                327                 pamu1: pamu@1000 {
328                         reg = <0x1000 0x1000>;    328                         reg = <0x1000 0x1000>;
329                         fsl,primary-cache-geom    329                         fsl,primary-cache-geometry = <32 1>;
330                         fsl,secondary-cache-ge    330                         fsl,secondary-cache-geometry = <128 2>;
331                 };                                331                 };
332                                                   332 
333                 pamu2: pamu@2000 {                333                 pamu2: pamu@2000 {
334                         reg = <0x2000 0x1000>;    334                         reg = <0x2000 0x1000>;
335                         fsl,primary-cache-geom    335                         fsl,primary-cache-geometry = <32 1>;
336                         fsl,secondary-cache-ge    336                         fsl,secondary-cache-geometry = <128 2>;
337                 };                                337                 };
338                                                   338 
339                 pamu3: pamu@3000 {                339                 pamu3: pamu@3000 {
340                         reg = <0x3000 0x1000>;    340                         reg = <0x3000 0x1000>;
341                         fsl,primary-cache-geom    341                         fsl,primary-cache-geometry = <32 1>;
342                         fsl,secondary-cache-ge    342                         fsl,secondary-cache-geometry = <128 2>;
343                 };                                343                 };
344                                                   344 
345                 pamu4: pamu@4000 {                345                 pamu4: pamu@4000 {
346                         reg = <0x4000 0x1000>;    346                         reg = <0x4000 0x1000>;
347                         fsl,primary-cache-geom    347                         fsl,primary-cache-geometry = <32 1>;
348                         fsl,secondary-cache-ge    348                         fsl,secondary-cache-geometry = <128 2>;
349                 };                                349                 };
350         };                                        350         };
351                                                   351 
352 /include/ "qoriq-rmu-0.dtsi"                      352 /include/ "qoriq-rmu-0.dtsi"
353         rmu@d3000 {                               353         rmu@d3000 {
354                 fsl,iommu-parent = <&pamu0>;      354                 fsl,iommu-parent = <&pamu0>;
355                 fsl,liodn-reg = <&guts 0x540>;    355                 fsl,liodn-reg = <&guts 0x540>; /* RMULIODNR */
356         };                                        356         };
357                                                   357 
358 /include/ "qoriq-mpic.dtsi"                       358 /include/ "qoriq-mpic.dtsi"
359                                                   359 
360         guts: global-utilities@e0000 {            360         guts: global-utilities@e0000 {
361                 compatible = "fsl,qoriq-device    361                 compatible = "fsl,qoriq-device-config-1.0";
362                 reg = <0xe0000 0xe00>;            362                 reg = <0xe0000 0xe00>;
363                 fsl,has-rstcr;                    363                 fsl,has-rstcr;
364                 #sleep-cells = <1>;               364                 #sleep-cells = <1>;
365                 fsl,liodn-bits = <12>;            365                 fsl,liodn-bits = <12>;
366         };                                        366         };
367                                                   367 
368         pins: global-utilities@e0e00 {            368         pins: global-utilities@e0e00 {
369                 compatible = "fsl,qoriq-pin-co    369                 compatible = "fsl,qoriq-pin-control-1.0";
370                 reg = <0xe0e00 0x200>;            370                 reg = <0xe0e00 0x200>;
371                 #sleep-cells = <2>;               371                 #sleep-cells = <2>;
372         };                                        372         };
373                                                   373 
374 /include/ "qoriq-clockgen1.dtsi"                  374 /include/ "qoriq-clockgen1.dtsi"
375         global-utilities@e1000 {                  375         global-utilities@e1000 {
376                 compatible = "fsl,p4080-clockg    376                 compatible = "fsl,p4080-clockgen", "fsl,qoriq-clockgen-1.0";
377         };                                        377         };
378                                                   378 
379         rcpm: global-utilities@e2000 {            379         rcpm: global-utilities@e2000 {
380                 compatible = "fsl,qoriq-rcpm-1    380                 compatible = "fsl,qoriq-rcpm-1.0";
381                 reg = <0xe2000 0x1000>;           381                 reg = <0xe2000 0x1000>;
382                 #sleep-cells = <1>;               382                 #sleep-cells = <1>;
383         };                                        383         };
384                                                   384 
385         sfp: sfp@e8000 {                          385         sfp: sfp@e8000 {
386                 compatible = "fsl,p4080-sfp",     386                 compatible = "fsl,p4080-sfp", "fsl,qoriq-sfp-1.0";
387                 reg        = <0xe8000 0x1000>;    387                 reg        = <0xe8000 0x1000>;
388         };                                        388         };
389                                                   389 
390         serdes: serdes@ea000 {                    390         serdes: serdes@ea000 {
391                 compatible = "fsl,p4080-serdes    391                 compatible = "fsl,p4080-serdes";
392                 reg        = <0xea000 0x1000>;    392                 reg        = <0xea000 0x1000>;
393         };                                        393         };
394                                                   394 
395 /include/ "qoriq-dma-0.dtsi"                      395 /include/ "qoriq-dma-0.dtsi"
396         dma@100300 {                              396         dma@100300 {
397                 fsl,iommu-parent = <&pamu0>;      397                 fsl,iommu-parent = <&pamu0>;
398                 fsl,liodn-reg = <&guts 0x580>;    398                 fsl,liodn-reg = <&guts 0x580>; /* DMA1LIODNR */
399         };                                        399         };
400                                                   400 
401 /include/ "qoriq-dma-1.dtsi"                      401 /include/ "qoriq-dma-1.dtsi"
402         dma@101300 {                              402         dma@101300 {
403                 fsl,iommu-parent = <&pamu0>;      403                 fsl,iommu-parent = <&pamu0>;
404                 fsl,liodn-reg = <&guts 0x584>;    404                 fsl,liodn-reg = <&guts 0x584>; /* DMA2LIODNR */
405         };                                        405         };
406                                                   406 
407 /include/ "qoriq-espi-0.dtsi"                     407 /include/ "qoriq-espi-0.dtsi"
408         spi@110000 {                              408         spi@110000 {
409                 fsl,espi-num-chipselects = <4>    409                 fsl,espi-num-chipselects = <4>;
410         };                                        410         };
411                                                   411 
412 /include/ "qoriq-esdhc-0.dtsi"                    412 /include/ "qoriq-esdhc-0.dtsi"
413         sdhc@114000 {                             413         sdhc@114000 {
414                 compatible = "fsl,p4080-esdhc"    414                 compatible = "fsl,p4080-esdhc", "fsl,esdhc";
415                 fsl,iommu-parent = <&pamu1>;      415                 fsl,iommu-parent = <&pamu1>;
416                 fsl,liodn-reg = <&guts 0x530>;    416                 fsl,liodn-reg = <&guts 0x530>; /* eSDHCLIODNR */
417                 voltage-ranges = <3300 3300>;     417                 voltage-ranges = <3300 3300>;
418                 sdhci,auto-cmd12;                 418                 sdhci,auto-cmd12;
419         };                                        419         };
420                                                   420 
421 /include/ "qoriq-i2c-0.dtsi"                      421 /include/ "qoriq-i2c-0.dtsi"
422 /include/ "qoriq-i2c-1.dtsi"                      422 /include/ "qoriq-i2c-1.dtsi"
423 /include/ "qoriq-duart-0.dtsi"                    423 /include/ "qoriq-duart-0.dtsi"
424 /include/ "qoriq-duart-1.dtsi"                    424 /include/ "qoriq-duart-1.dtsi"
425 /include/ "qoriq-gpio-0.dtsi"                     425 /include/ "qoriq-gpio-0.dtsi"
426 /include/ "qoriq-usb2-mph-0.dtsi"                 426 /include/ "qoriq-usb2-mph-0.dtsi"
427         usb@210000 {                              427         usb@210000 {
428                 compatible = "fsl-usb2-mph-v1.    428                 compatible = "fsl-usb2-mph-v1.6", "fsl,mpc85xx-usb2-mph", "fsl-usb2-mph";
429                 fsl,iommu-parent = <&pamu1>;      429                 fsl,iommu-parent = <&pamu1>;
430                 fsl,liodn-reg = <&guts 0x520>;    430                 fsl,liodn-reg = <&guts 0x520>; /* USB1LIODNR */
431                 port0;                            431                 port0;
432         };                                        432         };
433 /include/ "qoriq-usb2-dr-0.dtsi"                  433 /include/ "qoriq-usb2-dr-0.dtsi"
434         usb@211000 {                              434         usb@211000 {
435                 compatible = "fsl-usb2-dr-v1.6    435                 compatible = "fsl-usb2-dr-v1.6", "fsl,mpc85xx-usb2-dr", "fsl-usb2-dr";
436                 fsl,iommu-parent = <&pamu1>;      436                 fsl,iommu-parent = <&pamu1>;
437                 fsl,liodn-reg = <&guts 0x524>;    437                 fsl,liodn-reg = <&guts 0x524>; /* USB2LIODNR */
438         };                                        438         };
439 /include/ "qoriq-sec4.0-0.dtsi"                   439 /include/ "qoriq-sec4.0-0.dtsi"
440 crypto: crypto@300000 {                           440 crypto: crypto@300000 {
441                 fsl,iommu-parent = <&pamu1>;      441                 fsl,iommu-parent = <&pamu1>;
442         };                                        442         };
443                                                   443 
444 /include/ "qoriq-qman1.dtsi"                      444 /include/ "qoriq-qman1.dtsi"
445 /include/ "qoriq-bman1.dtsi"                      445 /include/ "qoriq-bman1.dtsi"
446                                                   446 
447 /include/ "qoriq-fman-0.dtsi"                     447 /include/ "qoriq-fman-0.dtsi"
448 /include/ "qoriq-fman-0-1g-0.dtsi"                448 /include/ "qoriq-fman-0-1g-0.dtsi"
449 /include/ "qoriq-fman-0-1g-1.dtsi"                449 /include/ "qoriq-fman-0-1g-1.dtsi"
450 /include/ "qoriq-fman-0-1g-2.dtsi"                450 /include/ "qoriq-fman-0-1g-2.dtsi"
451 /include/ "qoriq-fman-0-1g-3.dtsi"                451 /include/ "qoriq-fman-0-1g-3.dtsi"
452 /include/ "qoriq-fman-0-10g-0.dtsi"               452 /include/ "qoriq-fman-0-10g-0.dtsi"
453         fman@400000 {                             453         fman@400000 {
454                 enet0: ethernet@e0000 {           454                 enet0: ethernet@e0000 {
455                 };                                455                 };
456                                                   456 
457                 enet1: ethernet@e2000 {           457                 enet1: ethernet@e2000 {
458                 };                                458                 };
459                                                   459 
460                 enet2: ethernet@e4000 {           460                 enet2: ethernet@e4000 {
461                 };                                461                 };
462                                                   462 
463                 enet3: ethernet@e6000 {           463                 enet3: ethernet@e6000 {
464                 };                                464                 };
465                                                   465 
466                 enet4: ethernet@f0000 {           466                 enet4: ethernet@f0000 {
467                 };                                467                 };
468         };                                        468         };
469                                                   469 
470 /include/ "qoriq-fman-1.dtsi"                     470 /include/ "qoriq-fman-1.dtsi"
471 /include/ "qoriq-fman-1-1g-0.dtsi"                471 /include/ "qoriq-fman-1-1g-0.dtsi"
472 /include/ "qoriq-fman-1-1g-1.dtsi"                472 /include/ "qoriq-fman-1-1g-1.dtsi"
473 /include/ "qoriq-fman-1-1g-2.dtsi"                473 /include/ "qoriq-fman-1-1g-2.dtsi"
474 /include/ "qoriq-fman-1-1g-3.dtsi"                474 /include/ "qoriq-fman-1-1g-3.dtsi"
475 /include/ "qoriq-fman-1-10g-0.dtsi"               475 /include/ "qoriq-fman-1-10g-0.dtsi"
476         fman@500000 {                             476         fman@500000 {
477                 enet5: ethernet@e0000 {           477                 enet5: ethernet@e0000 {
478                 };                                478                 };
479                                                   479 
480                 enet6: ethernet@e2000 {           480                 enet6: ethernet@e2000 {
481                 };                                481                 };
482                                                   482 
483                 enet7: ethernet@e4000 {           483                 enet7: ethernet@e4000 {
484                 };                                484                 };
485                                                   485 
486                 enet8: ethernet@e6000 {           486                 enet8: ethernet@e6000 {
487                 };                                487                 };
488                                                   488 
489                 enet9: ethernet@f0000 {           489                 enet9: ethernet@f0000 {
490                 };                                490                 };
491         };                                        491         };
492 };                                                492 };
                                                      

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php