~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/sound/soc/codecs/adav80x.c

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /sound/soc/codecs/adav80x.c (Version linux-6.12-rc7) and /sound/soc/codecs/adav80x.c (Version linux-4.14.336)


  1 // SPDX-License-Identifier: GPL-2.0-or-later   << 
  2 /*                                                  1 /*
  3  * ADAV80X Audio Codec driver supporting ADAV8      2  * ADAV80X Audio Codec driver supporting ADAV801, ADAV803
  4  *                                                  3  *
  5  * Copyright 2011 Analog Devices Inc.               4  * Copyright 2011 Analog Devices Inc.
  6  * Author: Yi Li <yi.li@analog.com>                 5  * Author: Yi Li <yi.li@analog.com>
  7  * Author: Lars-Peter Clausen <lars@metafoo.de      6  * Author: Lars-Peter Clausen <lars@metafoo.de>
                                                   >>   7  *
                                                   >>   8  * Licensed under the GPL-2 or later.
  8  */                                                 9  */
  9                                                    10 
 10 #include <linux/module.h>                          11 #include <linux/module.h>
 11 #include <linux/kernel.h>                          12 #include <linux/kernel.h>
 12 #include <linux/regmap.h>                          13 #include <linux/regmap.h>
 13 #include <linux/slab.h>                            14 #include <linux/slab.h>
 14                                                    15 
 15 #include <sound/pcm.h>                             16 #include <sound/pcm.h>
 16 #include <sound/pcm_params.h>                      17 #include <sound/pcm_params.h>
 17 #include <sound/soc.h>                             18 #include <sound/soc.h>
 18 #include <sound/tlv.h>                             19 #include <sound/tlv.h>
 19                                                    20 
 20 #include "adav80x.h"                               21 #include "adav80x.h"
 21                                                    22 
 22 #define ADAV80X_PLAYBACK_CTRL   0x04               23 #define ADAV80X_PLAYBACK_CTRL   0x04
 23 #define ADAV80X_AUX_IN_CTRL     0x05               24 #define ADAV80X_AUX_IN_CTRL     0x05
 24 #define ADAV80X_REC_CTRL        0x06               25 #define ADAV80X_REC_CTRL        0x06
 25 #define ADAV80X_AUX_OUT_CTRL    0x07               26 #define ADAV80X_AUX_OUT_CTRL    0x07
 26 #define ADAV80X_DPATH_CTRL1     0x62               27 #define ADAV80X_DPATH_CTRL1     0x62
 27 #define ADAV80X_DPATH_CTRL2     0x63               28 #define ADAV80X_DPATH_CTRL2     0x63
 28 #define ADAV80X_DAC_CTRL1       0x64               29 #define ADAV80X_DAC_CTRL1       0x64
 29 #define ADAV80X_DAC_CTRL2       0x65               30 #define ADAV80X_DAC_CTRL2       0x65
 30 #define ADAV80X_DAC_CTRL3       0x66               31 #define ADAV80X_DAC_CTRL3       0x66
 31 #define ADAV80X_DAC_L_VOL       0x68               32 #define ADAV80X_DAC_L_VOL       0x68
 32 #define ADAV80X_DAC_R_VOL       0x69               33 #define ADAV80X_DAC_R_VOL       0x69
 33 #define ADAV80X_PGA_L_VOL       0x6c               34 #define ADAV80X_PGA_L_VOL       0x6c
 34 #define ADAV80X_PGA_R_VOL       0x6d               35 #define ADAV80X_PGA_R_VOL       0x6d
 35 #define ADAV80X_ADC_CTRL1       0x6e               36 #define ADAV80X_ADC_CTRL1       0x6e
 36 #define ADAV80X_ADC_CTRL2       0x6f               37 #define ADAV80X_ADC_CTRL2       0x6f
 37 #define ADAV80X_ADC_L_VOL       0x70               38 #define ADAV80X_ADC_L_VOL       0x70
 38 #define ADAV80X_ADC_R_VOL       0x71               39 #define ADAV80X_ADC_R_VOL       0x71
 39 #define ADAV80X_PLL_CTRL1       0x74               40 #define ADAV80X_PLL_CTRL1       0x74
 40 #define ADAV80X_PLL_CTRL2       0x75               41 #define ADAV80X_PLL_CTRL2       0x75
 41 #define ADAV80X_ICLK_CTRL1      0x76               42 #define ADAV80X_ICLK_CTRL1      0x76
 42 #define ADAV80X_ICLK_CTRL2      0x77               43 #define ADAV80X_ICLK_CTRL2      0x77
 43 #define ADAV80X_PLL_CLK_SRC     0x78               44 #define ADAV80X_PLL_CLK_SRC     0x78
 44 #define ADAV80X_PLL_OUTE        0x7a               45 #define ADAV80X_PLL_OUTE        0x7a
 45                                                    46 
 46 #define ADAV80X_PLL_CLK_SRC_PLL_XIN(pll)           47 #define ADAV80X_PLL_CLK_SRC_PLL_XIN(pll)        0x00
 47 #define ADAV80X_PLL_CLK_SRC_PLL_MCLKI(pll)         48 #define ADAV80X_PLL_CLK_SRC_PLL_MCLKI(pll)      (0x40 << (pll))
 48 #define ADAV80X_PLL_CLK_SRC_PLL_MASK(pll)          49 #define ADAV80X_PLL_CLK_SRC_PLL_MASK(pll)       (0x40 << (pll))
 49                                                    50 
 50 #define ADAV80X_ICLK_CTRL1_DAC_SRC(src)            51 #define ADAV80X_ICLK_CTRL1_DAC_SRC(src)         ((src) << 5)
 51 #define ADAV80X_ICLK_CTRL1_ADC_SRC(src)            52 #define ADAV80X_ICLK_CTRL1_ADC_SRC(src)         ((src) << 2)
 52 #define ADAV80X_ICLK_CTRL1_ICLK2_SRC(src)          53 #define ADAV80X_ICLK_CTRL1_ICLK2_SRC(src)       (src)
 53 #define ADAV80X_ICLK_CTRL2_ICLK1_SRC(src)          54 #define ADAV80X_ICLK_CTRL2_ICLK1_SRC(src)       ((src) << 3)
 54                                                    55 
 55 #define ADAV80X_PLL_CTRL1_PLLDIV                   56 #define ADAV80X_PLL_CTRL1_PLLDIV                0x10
 56 #define ADAV80X_PLL_CTRL1_PLLPD(pll)               57 #define ADAV80X_PLL_CTRL1_PLLPD(pll)            (0x04 << (pll))
 57 #define ADAV80X_PLL_CTRL1_XTLPD                    58 #define ADAV80X_PLL_CTRL1_XTLPD                 0x02
 58                                                    59 
 59 #define ADAV80X_PLL_CTRL2_FIELD(pll, x)            60 #define ADAV80X_PLL_CTRL2_FIELD(pll, x)         ((x) << ((pll) * 4))
 60                                                    61 
 61 #define ADAV80X_PLL_CTRL2_FS_48(pll)    ADAV80     62 #define ADAV80X_PLL_CTRL2_FS_48(pll)    ADAV80X_PLL_CTRL2_FIELD((pll), 0x00)
 62 #define ADAV80X_PLL_CTRL2_FS_32(pll)    ADAV80     63 #define ADAV80X_PLL_CTRL2_FS_32(pll)    ADAV80X_PLL_CTRL2_FIELD((pll), 0x08)
 63 #define ADAV80X_PLL_CTRL2_FS_44(pll)    ADAV80     64 #define ADAV80X_PLL_CTRL2_FS_44(pll)    ADAV80X_PLL_CTRL2_FIELD((pll), 0x0c)
 64                                                    65 
 65 #define ADAV80X_PLL_CTRL2_SEL(pll)      ADAV80     66 #define ADAV80X_PLL_CTRL2_SEL(pll)      ADAV80X_PLL_CTRL2_FIELD((pll), 0x02)
 66 #define ADAV80X_PLL_CTRL2_DOUB(pll)     ADAV80     67 #define ADAV80X_PLL_CTRL2_DOUB(pll)     ADAV80X_PLL_CTRL2_FIELD((pll), 0x01)
 67 #define ADAV80X_PLL_CTRL2_PLL_MASK(pll) ADAV80     68 #define ADAV80X_PLL_CTRL2_PLL_MASK(pll) ADAV80X_PLL_CTRL2_FIELD((pll), 0x0f)
 68                                                    69 
 69 #define ADAV80X_ADC_CTRL1_MODULATOR_MASK           70 #define ADAV80X_ADC_CTRL1_MODULATOR_MASK        0x80
 70 #define ADAV80X_ADC_CTRL1_MODULATOR_128FS          71 #define ADAV80X_ADC_CTRL1_MODULATOR_128FS       0x00
 71 #define ADAV80X_ADC_CTRL1_MODULATOR_64FS           72 #define ADAV80X_ADC_CTRL1_MODULATOR_64FS        0x80
 72                                                    73 
 73 #define ADAV80X_DAC_CTRL1_PD                       74 #define ADAV80X_DAC_CTRL1_PD                    0x80
 74                                                    75 
 75 #define ADAV80X_DAC_CTRL2_DIV1                     76 #define ADAV80X_DAC_CTRL2_DIV1                  0x00
 76 #define ADAV80X_DAC_CTRL2_DIV1_5                   77 #define ADAV80X_DAC_CTRL2_DIV1_5                0x10
 77 #define ADAV80X_DAC_CTRL2_DIV2                     78 #define ADAV80X_DAC_CTRL2_DIV2                  0x20
 78 #define ADAV80X_DAC_CTRL2_DIV3                     79 #define ADAV80X_DAC_CTRL2_DIV3                  0x30
 79 #define ADAV80X_DAC_CTRL2_DIV_MASK                 80 #define ADAV80X_DAC_CTRL2_DIV_MASK              0x30
 80                                                    81 
 81 #define ADAV80X_DAC_CTRL2_INTERPOL_256FS           82 #define ADAV80X_DAC_CTRL2_INTERPOL_256FS        0x00
 82 #define ADAV80X_DAC_CTRL2_INTERPOL_128FS           83 #define ADAV80X_DAC_CTRL2_INTERPOL_128FS        0x40
 83 #define ADAV80X_DAC_CTRL2_INTERPOL_64FS            84 #define ADAV80X_DAC_CTRL2_INTERPOL_64FS         0x80
 84 #define ADAV80X_DAC_CTRL2_INTERPOL_MASK            85 #define ADAV80X_DAC_CTRL2_INTERPOL_MASK         0xc0
 85                                                    86 
 86 #define ADAV80X_DAC_CTRL2_DEEMPH_NONE              87 #define ADAV80X_DAC_CTRL2_DEEMPH_NONE           0x00
 87 #define ADAV80X_DAC_CTRL2_DEEMPH_44                88 #define ADAV80X_DAC_CTRL2_DEEMPH_44             0x01
 88 #define ADAV80X_DAC_CTRL2_DEEMPH_32                89 #define ADAV80X_DAC_CTRL2_DEEMPH_32             0x02
 89 #define ADAV80X_DAC_CTRL2_DEEMPH_48                90 #define ADAV80X_DAC_CTRL2_DEEMPH_48             0x03
 90 #define ADAV80X_DAC_CTRL2_DEEMPH_MASK              91 #define ADAV80X_DAC_CTRL2_DEEMPH_MASK           0x01
 91                                                    92 
 92 #define ADAV80X_CAPTURE_MODE_MASTER                93 #define ADAV80X_CAPTURE_MODE_MASTER             0x20
 93 #define ADAV80X_CAPTURE_WORD_LEN24                 94 #define ADAV80X_CAPTURE_WORD_LEN24              0x00
 94 #define ADAV80X_CAPTURE_WORD_LEN20                 95 #define ADAV80X_CAPTURE_WORD_LEN20              0x04
 95 #define ADAV80X_CAPTRUE_WORD_LEN18                 96 #define ADAV80X_CAPTRUE_WORD_LEN18              0x08
 96 #define ADAV80X_CAPTURE_WORD_LEN16                 97 #define ADAV80X_CAPTURE_WORD_LEN16              0x0c
 97 #define ADAV80X_CAPTURE_WORD_LEN_MASK              98 #define ADAV80X_CAPTURE_WORD_LEN_MASK           0x0c
 98                                                    99 
 99 #define ADAV80X_CAPTURE_MODE_LEFT_J               100 #define ADAV80X_CAPTURE_MODE_LEFT_J             0x00
100 #define ADAV80X_CAPTURE_MODE_I2S                  101 #define ADAV80X_CAPTURE_MODE_I2S                0x01
101 #define ADAV80X_CAPTURE_MODE_RIGHT_J              102 #define ADAV80X_CAPTURE_MODE_RIGHT_J            0x03
102 #define ADAV80X_CAPTURE_MODE_MASK                 103 #define ADAV80X_CAPTURE_MODE_MASK               0x03
103                                                   104 
104 #define ADAV80X_PLAYBACK_MODE_MASTER              105 #define ADAV80X_PLAYBACK_MODE_MASTER            0x10
105 #define ADAV80X_PLAYBACK_MODE_LEFT_J              106 #define ADAV80X_PLAYBACK_MODE_LEFT_J            0x00
106 #define ADAV80X_PLAYBACK_MODE_I2S                 107 #define ADAV80X_PLAYBACK_MODE_I2S               0x01
107 #define ADAV80X_PLAYBACK_MODE_RIGHT_J_24          108 #define ADAV80X_PLAYBACK_MODE_RIGHT_J_24        0x04
108 #define ADAV80X_PLAYBACK_MODE_RIGHT_J_20          109 #define ADAV80X_PLAYBACK_MODE_RIGHT_J_20        0x05
109 #define ADAV80X_PLAYBACK_MODE_RIGHT_J_18          110 #define ADAV80X_PLAYBACK_MODE_RIGHT_J_18        0x06
110 #define ADAV80X_PLAYBACK_MODE_RIGHT_J_16          111 #define ADAV80X_PLAYBACK_MODE_RIGHT_J_16        0x07
111 #define ADAV80X_PLAYBACK_MODE_MASK                112 #define ADAV80X_PLAYBACK_MODE_MASK              0x07
112                                                   113 
113 #define ADAV80X_PLL_OUTE_SYSCLKPD(x)              114 #define ADAV80X_PLL_OUTE_SYSCLKPD(x)            BIT(2 - (x))
114                                                   115 
115 static const struct reg_default adav80x_reg_de    116 static const struct reg_default adav80x_reg_defaults[] = {
116         { ADAV80X_PLAYBACK_CTRL,        0x01 }    117         { ADAV80X_PLAYBACK_CTRL,        0x01 },
117         { ADAV80X_AUX_IN_CTRL,          0x01 }    118         { ADAV80X_AUX_IN_CTRL,          0x01 },
118         { ADAV80X_REC_CTRL,             0x02 }    119         { ADAV80X_REC_CTRL,             0x02 },
119         { ADAV80X_AUX_OUT_CTRL,         0x01 }    120         { ADAV80X_AUX_OUT_CTRL,         0x01 },
120         { ADAV80X_DPATH_CTRL1,          0xc0 }    121         { ADAV80X_DPATH_CTRL1,          0xc0 },
121         { ADAV80X_DPATH_CTRL2,          0x11 }    122         { ADAV80X_DPATH_CTRL2,          0x11 },
122         { ADAV80X_DAC_CTRL1,            0x00 }    123         { ADAV80X_DAC_CTRL1,            0x00 },
123         { ADAV80X_DAC_CTRL2,            0x00 }    124         { ADAV80X_DAC_CTRL2,            0x00 },
124         { ADAV80X_DAC_CTRL3,            0x00 }    125         { ADAV80X_DAC_CTRL3,            0x00 },
125         { ADAV80X_DAC_L_VOL,            0xff }    126         { ADAV80X_DAC_L_VOL,            0xff },
126         { ADAV80X_DAC_R_VOL,            0xff }    127         { ADAV80X_DAC_R_VOL,            0xff },
127         { ADAV80X_PGA_L_VOL,            0x00 }    128         { ADAV80X_PGA_L_VOL,            0x00 },
128         { ADAV80X_PGA_R_VOL,            0x00 }    129         { ADAV80X_PGA_R_VOL,            0x00 },
129         { ADAV80X_ADC_CTRL1,            0x00 }    130         { ADAV80X_ADC_CTRL1,            0x00 },
130         { ADAV80X_ADC_CTRL2,            0x00 }    131         { ADAV80X_ADC_CTRL2,            0x00 },
131         { ADAV80X_ADC_L_VOL,            0xff }    132         { ADAV80X_ADC_L_VOL,            0xff },
132         { ADAV80X_ADC_R_VOL,            0xff }    133         { ADAV80X_ADC_R_VOL,            0xff },
133         { ADAV80X_PLL_CTRL1,            0x00 }    134         { ADAV80X_PLL_CTRL1,            0x00 },
134         { ADAV80X_PLL_CTRL2,            0x00 }    135         { ADAV80X_PLL_CTRL2,            0x00 },
135         { ADAV80X_ICLK_CTRL1,           0x00 }    136         { ADAV80X_ICLK_CTRL1,           0x00 },
136         { ADAV80X_ICLK_CTRL2,           0x00 }    137         { ADAV80X_ICLK_CTRL2,           0x00 },
137         { ADAV80X_PLL_CLK_SRC,          0x00 }    138         { ADAV80X_PLL_CLK_SRC,          0x00 },
138         { ADAV80X_PLL_OUTE,             0x00 }    139         { ADAV80X_PLL_OUTE,             0x00 },
139 };                                                140 };
140                                                   141 
141 struct adav80x {                                  142 struct adav80x {
142         struct regmap *regmap;                    143         struct regmap *regmap;
143                                                   144 
144         enum adav80x_clk_src clk_src;             145         enum adav80x_clk_src clk_src;
145         unsigned int sysclk;                      146         unsigned int sysclk;
146         enum adav80x_pll_src pll_src;             147         enum adav80x_pll_src pll_src;
147                                                   148 
148         unsigned int dai_fmt[2];                  149         unsigned int dai_fmt[2];
149         unsigned int rate;                        150         unsigned int rate;
150         bool deemph;                              151         bool deemph;
151         bool sysclk_pd[3];                        152         bool sysclk_pd[3];
152 };                                                153 };
153                                                   154 
154 static const char *adav80x_mux_text[] = {         155 static const char *adav80x_mux_text[] = {
155         "ADC",                                    156         "ADC",
156         "Playback",                               157         "Playback",
157         "Aux Playback",                           158         "Aux Playback",
158 };                                                159 };
159                                                   160 
160 static const unsigned int adav80x_mux_values[]    161 static const unsigned int adav80x_mux_values[] = {
161         0, 2, 3,                                  162         0, 2, 3,
162 };                                                163 };
163                                                   164 
164 #define ADAV80X_MUX_ENUM_DECL(name, reg, shift    165 #define ADAV80X_MUX_ENUM_DECL(name, reg, shift) \
165         SOC_VALUE_ENUM_DOUBLE_DECL(name, reg,     166         SOC_VALUE_ENUM_DOUBLE_DECL(name, reg, shift, 7, \
166                 ARRAY_SIZE(adav80x_mux_text),     167                 ARRAY_SIZE(adav80x_mux_text), adav80x_mux_text, \
167                 adav80x_mux_values)               168                 adav80x_mux_values)
168                                                   169 
169 static ADAV80X_MUX_ENUM_DECL(adav80x_aux_captu    170 static ADAV80X_MUX_ENUM_DECL(adav80x_aux_capture_enum, ADAV80X_DPATH_CTRL1, 0);
170 static ADAV80X_MUX_ENUM_DECL(adav80x_capture_e    171 static ADAV80X_MUX_ENUM_DECL(adav80x_capture_enum, ADAV80X_DPATH_CTRL1, 3);
171 static ADAV80X_MUX_ENUM_DECL(adav80x_dac_enum,    172 static ADAV80X_MUX_ENUM_DECL(adav80x_dac_enum, ADAV80X_DPATH_CTRL2, 3);
172                                                   173 
173 static const struct snd_kcontrol_new adav80x_a    174 static const struct snd_kcontrol_new adav80x_aux_capture_mux_ctrl =
174         SOC_DAPM_ENUM("Route", adav80x_aux_cap    175         SOC_DAPM_ENUM("Route", adav80x_aux_capture_enum);
175 static const struct snd_kcontrol_new adav80x_c    176 static const struct snd_kcontrol_new adav80x_capture_mux_ctrl =
176         SOC_DAPM_ENUM("Route", adav80x_capture    177         SOC_DAPM_ENUM("Route", adav80x_capture_enum);
177 static const struct snd_kcontrol_new adav80x_d    178 static const struct snd_kcontrol_new adav80x_dac_mux_ctrl =
178         SOC_DAPM_ENUM("Route", adav80x_dac_enu    179         SOC_DAPM_ENUM("Route", adav80x_dac_enum);
179                                                   180 
180 #define ADAV80X_MUX(name, ctrl) \                 181 #define ADAV80X_MUX(name, ctrl) \
181         SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, 0    182         SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, 0, 0, ctrl)
182                                                   183 
183 static const struct snd_soc_dapm_widget adav80    184 static const struct snd_soc_dapm_widget adav80x_dapm_widgets[] = {
184         SND_SOC_DAPM_DAC("DAC", NULL, ADAV80X_    185         SND_SOC_DAPM_DAC("DAC", NULL, ADAV80X_DAC_CTRL1, 7, 1),
185         SND_SOC_DAPM_ADC("ADC", NULL, ADAV80X_    186         SND_SOC_DAPM_ADC("ADC", NULL, ADAV80X_ADC_CTRL1, 5, 1),
186                                                   187 
187         SND_SOC_DAPM_PGA("Right PGA", ADAV80X_    188         SND_SOC_DAPM_PGA("Right PGA", ADAV80X_ADC_CTRL1, 0, 1, NULL, 0),
188         SND_SOC_DAPM_PGA("Left PGA", ADAV80X_A    189         SND_SOC_DAPM_PGA("Left PGA", ADAV80X_ADC_CTRL1, 1, 1, NULL, 0),
189                                                   190 
190         SND_SOC_DAPM_AIF_OUT("AIFOUT", "HiFi C    191         SND_SOC_DAPM_AIF_OUT("AIFOUT", "HiFi Capture", 0, SND_SOC_NOPM, 0, 0),
191         SND_SOC_DAPM_AIF_IN("AIFIN", "HiFi Pla    192         SND_SOC_DAPM_AIF_IN("AIFIN", "HiFi Playback", 0, SND_SOC_NOPM, 0, 0),
192                                                   193 
193         SND_SOC_DAPM_AIF_OUT("AIFAUXOUT", "Aux    194         SND_SOC_DAPM_AIF_OUT("AIFAUXOUT", "Aux Capture", 0, SND_SOC_NOPM, 0, 0),
194         SND_SOC_DAPM_AIF_IN("AIFAUXIN", "Aux P    195         SND_SOC_DAPM_AIF_IN("AIFAUXIN", "Aux Playback", 0, SND_SOC_NOPM, 0, 0),
195                                                   196 
196         ADAV80X_MUX("Aux Capture Select", &ada    197         ADAV80X_MUX("Aux Capture Select", &adav80x_aux_capture_mux_ctrl),
197         ADAV80X_MUX("Capture Select", &adav80x    198         ADAV80X_MUX("Capture Select", &adav80x_capture_mux_ctrl),
198         ADAV80X_MUX("DAC Select", &adav80x_dac    199         ADAV80X_MUX("DAC Select", &adav80x_dac_mux_ctrl),
199                                                   200 
200         SND_SOC_DAPM_INPUT("VINR"),               201         SND_SOC_DAPM_INPUT("VINR"),
201         SND_SOC_DAPM_INPUT("VINL"),               202         SND_SOC_DAPM_INPUT("VINL"),
202         SND_SOC_DAPM_OUTPUT("VOUTR"),             203         SND_SOC_DAPM_OUTPUT("VOUTR"),
203         SND_SOC_DAPM_OUTPUT("VOUTL"),             204         SND_SOC_DAPM_OUTPUT("VOUTL"),
204                                                   205 
205         SND_SOC_DAPM_SUPPLY("SYSCLK", SND_SOC_    206         SND_SOC_DAPM_SUPPLY("SYSCLK", SND_SOC_NOPM, 0, 0, NULL, 0),
206         SND_SOC_DAPM_SUPPLY("PLL1", ADAV80X_PL    207         SND_SOC_DAPM_SUPPLY("PLL1", ADAV80X_PLL_CTRL1, 2, 1, NULL, 0),
207         SND_SOC_DAPM_SUPPLY("PLL2", ADAV80X_PL    208         SND_SOC_DAPM_SUPPLY("PLL2", ADAV80X_PLL_CTRL1, 3, 1, NULL, 0),
208         SND_SOC_DAPM_SUPPLY("OSC", ADAV80X_PLL    209         SND_SOC_DAPM_SUPPLY("OSC", ADAV80X_PLL_CTRL1, 1, 1, NULL, 0),
209 };                                                210 };
210                                                   211 
211 static int adav80x_dapm_sysclk_check(struct sn    212 static int adav80x_dapm_sysclk_check(struct snd_soc_dapm_widget *source,
212                          struct snd_soc_dapm_w    213                          struct snd_soc_dapm_widget *sink)
213 {                                                 214 {
214         struct snd_soc_component *component =  !! 215         struct snd_soc_codec *codec = snd_soc_dapm_to_codec(source->dapm);
215         struct adav80x *adav80x = snd_soc_comp !! 216         struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
216         const char *clk;                          217         const char *clk;
217                                                   218 
218         switch (adav80x->clk_src) {               219         switch (adav80x->clk_src) {
219         case ADAV80X_CLK_PLL1:                    220         case ADAV80X_CLK_PLL1:
220                 clk = "PLL1";                     221                 clk = "PLL1";
221                 break;                            222                 break;
222         case ADAV80X_CLK_PLL2:                    223         case ADAV80X_CLK_PLL2:
223                 clk = "PLL2";                     224                 clk = "PLL2";
224                 break;                            225                 break;
225         case ADAV80X_CLK_XTAL:                    226         case ADAV80X_CLK_XTAL:
226                 clk = "OSC";                      227                 clk = "OSC";
227                 break;                            228                 break;
228         default:                                  229         default:
229                 return 0;                         230                 return 0;
230         }                                         231         }
231                                                   232 
232         return snd_soc_dapm_widget_name_cmp(so !! 233         return strcmp(source->name, clk) == 0;
233 }                                                 234 }
234                                                   235 
235 static int adav80x_dapm_pll_check(struct snd_s    236 static int adav80x_dapm_pll_check(struct snd_soc_dapm_widget *source,
236                          struct snd_soc_dapm_w    237                          struct snd_soc_dapm_widget *sink)
237 {                                                 238 {
238         struct snd_soc_component *component =  !! 239         struct snd_soc_codec *codec = snd_soc_dapm_to_codec(source->dapm);
239         struct adav80x *adav80x = snd_soc_comp !! 240         struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
240                                                   241 
241         return adav80x->pll_src == ADAV80X_PLL    242         return adav80x->pll_src == ADAV80X_PLL_SRC_XTAL;
242 }                                                 243 }
243                                                   244 
244                                                   245 
245 static const struct snd_soc_dapm_route adav80x    246 static const struct snd_soc_dapm_route adav80x_dapm_routes[] = {
246         { "DAC Select", "ADC", "ADC" },           247         { "DAC Select", "ADC", "ADC" },
247         { "DAC Select", "Playback", "AIFIN" },    248         { "DAC Select", "Playback", "AIFIN" },
248         { "DAC Select", "Aux Playback", "AIFAU    249         { "DAC Select", "Aux Playback", "AIFAUXIN" },
249         { "DAC", NULL,  "DAC Select" },           250         { "DAC", NULL,  "DAC Select" },
250                                                   251 
251         { "Capture Select", "ADC", "ADC" },       252         { "Capture Select", "ADC", "ADC" },
252         { "Capture Select", "Playback", "AIFIN    253         { "Capture Select", "Playback", "AIFIN" },
253         { "Capture Select", "Aux Playback", "A    254         { "Capture Select", "Aux Playback", "AIFAUXIN" },
254         { "AIFOUT", NULL,  "Capture Select" },    255         { "AIFOUT", NULL,  "Capture Select" },
255                                                   256 
256         { "Aux Capture Select", "ADC", "ADC" }    257         { "Aux Capture Select", "ADC", "ADC" },
257         { "Aux Capture Select", "Playback", "A    258         { "Aux Capture Select", "Playback", "AIFIN" },
258         { "Aux Capture Select", "Aux Playback"    259         { "Aux Capture Select", "Aux Playback", "AIFAUXIN" },
259         { "AIFAUXOUT", NULL,  "Aux Capture Sel    260         { "AIFAUXOUT", NULL,  "Aux Capture Select" },
260                                                   261 
261         { "VOUTR",  NULL, "DAC" },                262         { "VOUTR",  NULL, "DAC" },
262         { "VOUTL",  NULL, "DAC" },                263         { "VOUTL",  NULL, "DAC" },
263                                                   264 
264         { "Left PGA", NULL, "VINL" },             265         { "Left PGA", NULL, "VINL" },
265         { "Right PGA", NULL, "VINR" },            266         { "Right PGA", NULL, "VINR" },
266         { "ADC", NULL, "Left PGA" },              267         { "ADC", NULL, "Left PGA" },
267         { "ADC", NULL, "Right PGA" },             268         { "ADC", NULL, "Right PGA" },
268                                                   269 
269         { "SYSCLK", NULL, "PLL1", adav80x_dapm    270         { "SYSCLK", NULL, "PLL1", adav80x_dapm_sysclk_check },
270         { "SYSCLK", NULL, "PLL2", adav80x_dapm    271         { "SYSCLK", NULL, "PLL2", adav80x_dapm_sysclk_check },
271         { "SYSCLK", NULL, "OSC", adav80x_dapm_    272         { "SYSCLK", NULL, "OSC", adav80x_dapm_sysclk_check },
272         { "PLL1", NULL, "OSC", adav80x_dapm_pl    273         { "PLL1", NULL, "OSC", adav80x_dapm_pll_check },
273         { "PLL2", NULL, "OSC", adav80x_dapm_pl    274         { "PLL2", NULL, "OSC", adav80x_dapm_pll_check },
274                                                   275 
275         { "ADC", NULL, "SYSCLK" },                276         { "ADC", NULL, "SYSCLK" },
276         { "DAC", NULL, "SYSCLK" },                277         { "DAC", NULL, "SYSCLK" },
277         { "AIFOUT", NULL, "SYSCLK" },             278         { "AIFOUT", NULL, "SYSCLK" },
278         { "AIFAUXOUT", NULL, "SYSCLK" },          279         { "AIFAUXOUT", NULL, "SYSCLK" },
279         { "AIFIN", NULL, "SYSCLK" },              280         { "AIFIN", NULL, "SYSCLK" },
280         { "AIFAUXIN", NULL, "SYSCLK" },           281         { "AIFAUXIN", NULL, "SYSCLK" },
281 };                                                282 };
282                                                   283 
283 static int adav80x_set_deemph(struct snd_soc_c !! 284 static int adav80x_set_deemph(struct snd_soc_codec *codec)
284 {                                                 285 {
285         struct adav80x *adav80x = snd_soc_comp !! 286         struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
286         unsigned int val;                         287         unsigned int val;
287                                                   288 
288         if (adav80x->deemph) {                    289         if (adav80x->deemph) {
289                 switch (adav80x->rate) {          290                 switch (adav80x->rate) {
290                 case 32000:                       291                 case 32000:
291                         val = ADAV80X_DAC_CTRL    292                         val = ADAV80X_DAC_CTRL2_DEEMPH_32;
292                         break;                    293                         break;
293                 case 44100:                       294                 case 44100:
294                         val = ADAV80X_DAC_CTRL    295                         val = ADAV80X_DAC_CTRL2_DEEMPH_44;
295                         break;                    296                         break;
296                 case 48000:                       297                 case 48000:
297                 case 64000:                       298                 case 64000:
298                 case 88200:                       299                 case 88200:
299                 case 96000:                       300                 case 96000:
300                         val = ADAV80X_DAC_CTRL    301                         val = ADAV80X_DAC_CTRL2_DEEMPH_48;
301                         break;                    302                         break;
302                 default:                          303                 default:
303                         val = ADAV80X_DAC_CTRL    304                         val = ADAV80X_DAC_CTRL2_DEEMPH_NONE;
304                         break;                    305                         break;
305                 }                                 306                 }
306         } else {                                  307         } else {
307                 val = ADAV80X_DAC_CTRL2_DEEMPH    308                 val = ADAV80X_DAC_CTRL2_DEEMPH_NONE;
308         }                                         309         }
309                                                   310 
310         return regmap_update_bits(adav80x->reg    311         return regmap_update_bits(adav80x->regmap, ADAV80X_DAC_CTRL2,
311                 ADAV80X_DAC_CTRL2_DEEMPH_MASK,    312                 ADAV80X_DAC_CTRL2_DEEMPH_MASK, val);
312 }                                                 313 }
313                                                   314 
314 static int adav80x_put_deemph(struct snd_kcont    315 static int adav80x_put_deemph(struct snd_kcontrol *kcontrol,
315                 struct snd_ctl_elem_value *uco    316                 struct snd_ctl_elem_value *ucontrol)
316 {                                                 317 {
317         struct snd_soc_component *component =  !! 318         struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
318         struct adav80x *adav80x = snd_soc_comp !! 319         struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
319         unsigned int deemph = ucontrol->value.    320         unsigned int deemph = ucontrol->value.integer.value[0];
320                                                   321 
321         if (deemph > 1)                           322         if (deemph > 1)
322                 return -EINVAL;                   323                 return -EINVAL;
323                                                   324 
324         adav80x->deemph = deemph;                 325         adav80x->deemph = deemph;
325                                                   326 
326         return adav80x_set_deemph(component);  !! 327         return adav80x_set_deemph(codec);
327 }                                                 328 }
328                                                   329 
329 static int adav80x_get_deemph(struct snd_kcont    330 static int adav80x_get_deemph(struct snd_kcontrol *kcontrol,
330                                 struct snd_ctl    331                                 struct snd_ctl_elem_value *ucontrol)
331 {                                                 332 {
332         struct snd_soc_component *component =  !! 333         struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
333         struct adav80x *adav80x = snd_soc_comp !! 334         struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
334                                                   335 
335         ucontrol->value.integer.value[0] = ada    336         ucontrol->value.integer.value[0] = adav80x->deemph;
336         return 0;                                 337         return 0;
337 };                                                338 };
338                                                   339 
339 static const DECLARE_TLV_DB_SCALE(adav80x_inpg    340 static const DECLARE_TLV_DB_SCALE(adav80x_inpga_tlv, 0, 50, 0);
340 static const DECLARE_TLV_DB_MINMAX(adav80x_dig    341 static const DECLARE_TLV_DB_MINMAX(adav80x_digital_tlv, -9563, 0);
341                                                   342 
342 static const struct snd_kcontrol_new adav80x_c    343 static const struct snd_kcontrol_new adav80x_controls[] = {
343         SOC_DOUBLE_R_TLV("Master Playback Volu    344         SOC_DOUBLE_R_TLV("Master Playback Volume", ADAV80X_DAC_L_VOL,
344                 ADAV80X_DAC_R_VOL, 0, 0xff, 0,    345                 ADAV80X_DAC_R_VOL, 0, 0xff, 0, adav80x_digital_tlv),
345         SOC_DOUBLE_R_TLV("Master Capture Volum    346         SOC_DOUBLE_R_TLV("Master Capture Volume", ADAV80X_ADC_L_VOL,
346                         ADAV80X_ADC_R_VOL, 0,     347                         ADAV80X_ADC_R_VOL, 0, 0xff, 0, adav80x_digital_tlv),
347                                                   348 
348         SOC_DOUBLE_R_TLV("PGA Capture Volume",    349         SOC_DOUBLE_R_TLV("PGA Capture Volume", ADAV80X_PGA_L_VOL,
349                         ADAV80X_PGA_R_VOL, 0,     350                         ADAV80X_PGA_R_VOL, 0, 0x30, 0, adav80x_inpga_tlv),
350                                                   351 
351         SOC_DOUBLE("Master Playback Switch", A    352         SOC_DOUBLE("Master Playback Switch", ADAV80X_DAC_CTRL1, 0, 1, 1, 0),
352         SOC_DOUBLE("Master Capture Switch", AD    353         SOC_DOUBLE("Master Capture Switch", ADAV80X_ADC_CTRL1, 2, 3, 1, 1),
353                                                   354 
354         SOC_SINGLE("ADC High Pass Filter Switc    355         SOC_SINGLE("ADC High Pass Filter Switch", ADAV80X_ADC_CTRL1, 6, 1, 0),
355                                                   356 
356         SOC_SINGLE_BOOL_EXT("Playback De-empha    357         SOC_SINGLE_BOOL_EXT("Playback De-emphasis Switch", 0,
357                         adav80x_get_deemph, ad    358                         adav80x_get_deemph, adav80x_put_deemph),
358 };                                                359 };
359                                                   360 
360 static unsigned int adav80x_port_ctrl_regs[2][    361 static unsigned int adav80x_port_ctrl_regs[2][2] = {
361         { ADAV80X_REC_CTRL, ADAV80X_PLAYBACK_C    362         { ADAV80X_REC_CTRL, ADAV80X_PLAYBACK_CTRL, },
362         { ADAV80X_AUX_OUT_CTRL, ADAV80X_AUX_IN    363         { ADAV80X_AUX_OUT_CTRL, ADAV80X_AUX_IN_CTRL },
363 };                                                364 };
364                                                   365 
365 static int adav80x_set_dai_fmt(struct snd_soc_    366 static int adav80x_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
366 {                                                 367 {
367         struct snd_soc_component *component =  !! 368         struct snd_soc_codec *codec = dai->codec;
368         struct adav80x *adav80x = snd_soc_comp !! 369         struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
369         unsigned int capture = 0x00;              370         unsigned int capture = 0x00;
370         unsigned int playback = 0x00;             371         unsigned int playback = 0x00;
371                                                   372 
372         switch (fmt & SND_SOC_DAIFMT_CLOCK_PRO !! 373         switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
373         case SND_SOC_DAIFMT_CBP_CFP:           !! 374         case SND_SOC_DAIFMT_CBM_CFM:
374                 capture |= ADAV80X_CAPTURE_MOD    375                 capture |= ADAV80X_CAPTURE_MODE_MASTER;
375                 playback |= ADAV80X_PLAYBACK_M    376                 playback |= ADAV80X_PLAYBACK_MODE_MASTER;
376                 break;                         !! 377         case SND_SOC_DAIFMT_CBS_CFS:
377         case SND_SOC_DAIFMT_CBC_CFC:           << 
378                 break;                            378                 break;
379         default:                                  379         default:
380                 return -EINVAL;                   380                 return -EINVAL;
381         }                                         381         }
382                                                   382 
383         switch (fmt & SND_SOC_DAIFMT_FORMAT_MA    383         switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
384         case SND_SOC_DAIFMT_I2S:                  384         case SND_SOC_DAIFMT_I2S:
385                 capture |= ADAV80X_CAPTURE_MOD    385                 capture |= ADAV80X_CAPTURE_MODE_I2S;
386                 playback |= ADAV80X_PLAYBACK_M    386                 playback |= ADAV80X_PLAYBACK_MODE_I2S;
387                 break;                            387                 break;
388         case SND_SOC_DAIFMT_LEFT_J:               388         case SND_SOC_DAIFMT_LEFT_J:
389                 capture |= ADAV80X_CAPTURE_MOD    389                 capture |= ADAV80X_CAPTURE_MODE_LEFT_J;
390                 playback |= ADAV80X_PLAYBACK_M    390                 playback |= ADAV80X_PLAYBACK_MODE_LEFT_J;
391                 break;                            391                 break;
392         case SND_SOC_DAIFMT_RIGHT_J:              392         case SND_SOC_DAIFMT_RIGHT_J:
393                 capture |= ADAV80X_CAPTURE_MOD    393                 capture |= ADAV80X_CAPTURE_MODE_RIGHT_J;
394                 playback |= ADAV80X_PLAYBACK_M    394                 playback |= ADAV80X_PLAYBACK_MODE_RIGHT_J_24;
395                 break;                            395                 break;
396         default:                                  396         default:
397                 return -EINVAL;                   397                 return -EINVAL;
398         }                                         398         }
399                                                   399 
400         switch (fmt & SND_SOC_DAIFMT_INV_MASK)    400         switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
401         case SND_SOC_DAIFMT_NB_NF:                401         case SND_SOC_DAIFMT_NB_NF:
402                 break;                            402                 break;
403         default:                                  403         default:
404                 return -EINVAL;                   404                 return -EINVAL;
405         }                                         405         }
406                                                   406 
407         regmap_update_bits(adav80x->regmap, ad    407         regmap_update_bits(adav80x->regmap, adav80x_port_ctrl_regs[dai->id][0],
408                 ADAV80X_CAPTURE_MODE_MASK | AD    408                 ADAV80X_CAPTURE_MODE_MASK | ADAV80X_CAPTURE_MODE_MASTER,
409                 capture);                         409                 capture);
410         regmap_write(adav80x->regmap, adav80x_    410         regmap_write(adav80x->regmap, adav80x_port_ctrl_regs[dai->id][1],
411                 playback);                        411                 playback);
412                                                   412 
413         adav80x->dai_fmt[dai->id] = fmt & SND_    413         adav80x->dai_fmt[dai->id] = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
414                                                   414 
415         return 0;                                 415         return 0;
416 }                                                 416 }
417                                                   417 
418 static int adav80x_set_adc_clock(struct snd_so !! 418 static int adav80x_set_adc_clock(struct snd_soc_codec *codec,
419                 unsigned int sample_rate)         419                 unsigned int sample_rate)
420 {                                                 420 {
421         struct adav80x *adav80x = snd_soc_comp !! 421         struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
422         unsigned int val;                         422         unsigned int val;
423                                                   423 
424         if (sample_rate <= 48000)                 424         if (sample_rate <= 48000)
425                 val = ADAV80X_ADC_CTRL1_MODULA    425                 val = ADAV80X_ADC_CTRL1_MODULATOR_128FS;
426         else                                      426         else
427                 val = ADAV80X_ADC_CTRL1_MODULA    427                 val = ADAV80X_ADC_CTRL1_MODULATOR_64FS;
428                                                   428 
429         regmap_update_bits(adav80x->regmap, AD    429         regmap_update_bits(adav80x->regmap, ADAV80X_ADC_CTRL1,
430                 ADAV80X_ADC_CTRL1_MODULATOR_MA    430                 ADAV80X_ADC_CTRL1_MODULATOR_MASK, val);
431                                                   431 
432         return 0;                                 432         return 0;
433 }                                                 433 }
434                                                   434 
435 static int adav80x_set_dac_clock(struct snd_so !! 435 static int adav80x_set_dac_clock(struct snd_soc_codec *codec,
436                 unsigned int sample_rate)         436                 unsigned int sample_rate)
437 {                                                 437 {
438         struct adav80x *adav80x = snd_soc_comp !! 438         struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
439         unsigned int val;                         439         unsigned int val;
440                                                   440 
441         if (sample_rate <= 48000)                 441         if (sample_rate <= 48000)
442                 val = ADAV80X_DAC_CTRL2_DIV1 |    442                 val = ADAV80X_DAC_CTRL2_DIV1 | ADAV80X_DAC_CTRL2_INTERPOL_256FS;
443         else                                      443         else
444                 val = ADAV80X_DAC_CTRL2_DIV2 |    444                 val = ADAV80X_DAC_CTRL2_DIV2 | ADAV80X_DAC_CTRL2_INTERPOL_128FS;
445                                                   445 
446         regmap_update_bits(adav80x->regmap, AD    446         regmap_update_bits(adav80x->regmap, ADAV80X_DAC_CTRL2,
447                 ADAV80X_DAC_CTRL2_DIV_MASK | A    447                 ADAV80X_DAC_CTRL2_DIV_MASK | ADAV80X_DAC_CTRL2_INTERPOL_MASK,
448                 val);                             448                 val);
449                                                   449 
450         return 0;                                 450         return 0;
451 }                                                 451 }
452                                                   452 
453 static int adav80x_set_capture_pcm_format(stru !! 453 static int adav80x_set_capture_pcm_format(struct snd_soc_codec *codec,
454                 struct snd_soc_dai *dai, struc    454                 struct snd_soc_dai *dai, struct snd_pcm_hw_params *params)
455 {                                                 455 {
456         struct adav80x *adav80x = snd_soc_comp !! 456         struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
457         unsigned int val;                         457         unsigned int val;
458                                                   458 
459         switch (params_width(params)) {           459         switch (params_width(params)) {
460         case 16:                                  460         case 16:
461                 val = ADAV80X_CAPTURE_WORD_LEN    461                 val = ADAV80X_CAPTURE_WORD_LEN16;
462                 break;                            462                 break;
463         case 18:                                  463         case 18:
464                 val = ADAV80X_CAPTRUE_WORD_LEN    464                 val = ADAV80X_CAPTRUE_WORD_LEN18;
465                 break;                            465                 break;
466         case 20:                                  466         case 20:
467                 val = ADAV80X_CAPTURE_WORD_LEN    467                 val = ADAV80X_CAPTURE_WORD_LEN20;
468                 break;                            468                 break;
469         case 24:                                  469         case 24:
470                 val = ADAV80X_CAPTURE_WORD_LEN    470                 val = ADAV80X_CAPTURE_WORD_LEN24;
471                 break;                            471                 break;
472         default:                                  472         default:
473                 return -EINVAL;                   473                 return -EINVAL;
474         }                                         474         }
475                                                   475 
476         regmap_update_bits(adav80x->regmap, ad    476         regmap_update_bits(adav80x->regmap, adav80x_port_ctrl_regs[dai->id][0],
477                 ADAV80X_CAPTURE_WORD_LEN_MASK,    477                 ADAV80X_CAPTURE_WORD_LEN_MASK, val);
478                                                   478 
479         return 0;                                 479         return 0;
480 }                                                 480 }
481                                                   481 
482 static int adav80x_set_playback_pcm_format(str !! 482 static int adav80x_set_playback_pcm_format(struct snd_soc_codec *codec,
483                 struct snd_soc_dai *dai, struc    483                 struct snd_soc_dai *dai, struct snd_pcm_hw_params *params)
484 {                                                 484 {
485         struct adav80x *adav80x = snd_soc_comp !! 485         struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
486         unsigned int val;                         486         unsigned int val;
487                                                   487 
488         if (adav80x->dai_fmt[dai->id] != SND_S    488         if (adav80x->dai_fmt[dai->id] != SND_SOC_DAIFMT_RIGHT_J)
489                 return 0;                         489                 return 0;
490                                                   490 
491         switch (params_width(params)) {           491         switch (params_width(params)) {
492         case 16:                                  492         case 16:
493                 val = ADAV80X_PLAYBACK_MODE_RI    493                 val = ADAV80X_PLAYBACK_MODE_RIGHT_J_16;
494                 break;                            494                 break;
495         case 18:                                  495         case 18:
496                 val = ADAV80X_PLAYBACK_MODE_RI    496                 val = ADAV80X_PLAYBACK_MODE_RIGHT_J_18;
497                 break;                            497                 break;
498         case 20:                                  498         case 20:
499                 val = ADAV80X_PLAYBACK_MODE_RI    499                 val = ADAV80X_PLAYBACK_MODE_RIGHT_J_20;
500                 break;                            500                 break;
501         case 24:                                  501         case 24:
502                 val = ADAV80X_PLAYBACK_MODE_RI    502                 val = ADAV80X_PLAYBACK_MODE_RIGHT_J_24;
503                 break;                            503                 break;
504         default:                                  504         default:
505                 return -EINVAL;                   505                 return -EINVAL;
506         }                                         506         }
507                                                   507 
508         regmap_update_bits(adav80x->regmap, ad    508         regmap_update_bits(adav80x->regmap, adav80x_port_ctrl_regs[dai->id][1],
509                 ADAV80X_PLAYBACK_MODE_MASK, va    509                 ADAV80X_PLAYBACK_MODE_MASK, val);
510                                                   510 
511         return 0;                                 511         return 0;
512 }                                                 512 }
513                                                   513 
514 static int adav80x_hw_params(struct snd_pcm_su    514 static int adav80x_hw_params(struct snd_pcm_substream *substream,
515                 struct snd_pcm_hw_params *para    515                 struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
516 {                                                 516 {
517         struct snd_soc_component *component =  !! 517         struct snd_soc_codec *codec = dai->codec;
518         struct adav80x *adav80x = snd_soc_comp !! 518         struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
519         unsigned int rate = params_rate(params    519         unsigned int rate = params_rate(params);
520                                                   520 
521         if (rate * 256 != adav80x->sysclk)        521         if (rate * 256 != adav80x->sysclk)
522                 return -EINVAL;                   522                 return -EINVAL;
523                                                   523 
524         if (substream->stream == SNDRV_PCM_STR    524         if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
525                 adav80x_set_playback_pcm_forma !! 525                 adav80x_set_playback_pcm_format(codec, dai, params);
526                 adav80x_set_dac_clock(componen !! 526                 adav80x_set_dac_clock(codec, rate);
527         } else {                                  527         } else {
528                 adav80x_set_capture_pcm_format !! 528                 adav80x_set_capture_pcm_format(codec, dai, params);
529                 adav80x_set_adc_clock(componen !! 529                 adav80x_set_adc_clock(codec, rate);
530         }                                         530         }
531         adav80x->rate = rate;                     531         adav80x->rate = rate;
532         adav80x_set_deemph(component);         !! 532         adav80x_set_deemph(codec);
533                                                   533 
534         return 0;                                 534         return 0;
535 }                                                 535 }
536                                                   536 
537 static int adav80x_set_sysclk(struct snd_soc_c !! 537 static int adav80x_set_sysclk(struct snd_soc_codec *codec,
538                               int clk_id, int     538                               int clk_id, int source,
539                               unsigned int fre    539                               unsigned int freq, int dir)
540 {                                                 540 {
541         struct adav80x *adav80x = snd_soc_comp !! 541         struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
542         struct snd_soc_dapm_context *dapm = sn !! 542         struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
543                                                   543 
544         if (dir == SND_SOC_CLOCK_IN) {            544         if (dir == SND_SOC_CLOCK_IN) {
545                 switch (clk_id) {                 545                 switch (clk_id) {
546                 case ADAV80X_CLK_XIN:             546                 case ADAV80X_CLK_XIN:
547                 case ADAV80X_CLK_XTAL:            547                 case ADAV80X_CLK_XTAL:
548                 case ADAV80X_CLK_MCLKI:           548                 case ADAV80X_CLK_MCLKI:
549                 case ADAV80X_CLK_PLL1:            549                 case ADAV80X_CLK_PLL1:
550                 case ADAV80X_CLK_PLL2:            550                 case ADAV80X_CLK_PLL2:
551                         break;                    551                         break;
552                 default:                          552                 default:
553                         return -EINVAL;           553                         return -EINVAL;
554                 }                                 554                 }
555                                                   555 
556                 adav80x->sysclk = freq;           556                 adav80x->sysclk = freq;
557                                                   557 
558                 if (adav80x->clk_src != clk_id    558                 if (adav80x->clk_src != clk_id) {
559                         unsigned int iclk_ctrl    559                         unsigned int iclk_ctrl1, iclk_ctrl2;
560                                                   560 
561                         adav80x->clk_src = clk    561                         adav80x->clk_src = clk_id;
562                         if (clk_id == ADAV80X_    562                         if (clk_id == ADAV80X_CLK_XTAL)
563                                 clk_id = ADAV8    563                                 clk_id = ADAV80X_CLK_XIN;
564                                                   564 
565                         iclk_ctrl1 = ADAV80X_I    565                         iclk_ctrl1 = ADAV80X_ICLK_CTRL1_DAC_SRC(clk_id) |
566                                         ADAV80    566                                         ADAV80X_ICLK_CTRL1_ADC_SRC(clk_id) |
567                                         ADAV80    567                                         ADAV80X_ICLK_CTRL1_ICLK2_SRC(clk_id);
568                         iclk_ctrl2 = ADAV80X_I    568                         iclk_ctrl2 = ADAV80X_ICLK_CTRL2_ICLK1_SRC(clk_id);
569                                                   569 
570                         regmap_write(adav80x->    570                         regmap_write(adav80x->regmap, ADAV80X_ICLK_CTRL1,
571                                 iclk_ctrl1);      571                                 iclk_ctrl1);
572                         regmap_write(adav80x->    572                         regmap_write(adav80x->regmap, ADAV80X_ICLK_CTRL2,
573                                 iclk_ctrl2);      573                                 iclk_ctrl2);
574                                                   574 
575                         snd_soc_dapm_sync(dapm    575                         snd_soc_dapm_sync(dapm);
576                 }                                 576                 }
577         } else {                                  577         } else {
578                 unsigned int mask;                578                 unsigned int mask;
579                                                   579 
580                 switch (clk_id) {                 580                 switch (clk_id) {
581                 case ADAV80X_CLK_SYSCLK1:         581                 case ADAV80X_CLK_SYSCLK1:
582                 case ADAV80X_CLK_SYSCLK2:         582                 case ADAV80X_CLK_SYSCLK2:
583                 case ADAV80X_CLK_SYSCLK3:         583                 case ADAV80X_CLK_SYSCLK3:
584                         break;                    584                         break;
585                 default:                          585                 default:
586                         return -EINVAL;           586                         return -EINVAL;
587                 }                                 587                 }
588                                                   588 
589                 clk_id -= ADAV80X_CLK_SYSCLK1;    589                 clk_id -= ADAV80X_CLK_SYSCLK1;
590                 mask = ADAV80X_PLL_OUTE_SYSCLK    590                 mask = ADAV80X_PLL_OUTE_SYSCLKPD(clk_id);
591                                                   591 
592                 if (freq == 0) {                  592                 if (freq == 0) {
593                         regmap_update_bits(ada    593                         regmap_update_bits(adav80x->regmap, ADAV80X_PLL_OUTE,
594                                 mask, mask);      594                                 mask, mask);
595                         adav80x->sysclk_pd[clk    595                         adav80x->sysclk_pd[clk_id] = true;
596                 } else {                          596                 } else {
597                         regmap_update_bits(ada    597                         regmap_update_bits(adav80x->regmap, ADAV80X_PLL_OUTE,
598                                 mask, 0);         598                                 mask, 0);
599                         adav80x->sysclk_pd[clk    599                         adav80x->sysclk_pd[clk_id] = false;
600                 }                                 600                 }
601                                                   601 
602                 snd_soc_dapm_mutex_lock(dapm);    602                 snd_soc_dapm_mutex_lock(dapm);
603                                                   603 
604                 if (adav80x->sysclk_pd[0])        604                 if (adav80x->sysclk_pd[0])
605                         snd_soc_dapm_disable_p    605                         snd_soc_dapm_disable_pin_unlocked(dapm, "PLL1");
606                 else                              606                 else
607                         snd_soc_dapm_force_ena    607                         snd_soc_dapm_force_enable_pin_unlocked(dapm, "PLL1");
608                                                   608 
609                 if (adav80x->sysclk_pd[1] || a    609                 if (adav80x->sysclk_pd[1] || adav80x->sysclk_pd[2])
610                         snd_soc_dapm_disable_p    610                         snd_soc_dapm_disable_pin_unlocked(dapm, "PLL2");
611                 else                              611                 else
612                         snd_soc_dapm_force_ena    612                         snd_soc_dapm_force_enable_pin_unlocked(dapm, "PLL2");
613                                                   613 
614                 snd_soc_dapm_sync_unlocked(dap    614                 snd_soc_dapm_sync_unlocked(dapm);
615                                                   615 
616                 snd_soc_dapm_mutex_unlock(dapm    616                 snd_soc_dapm_mutex_unlock(dapm);
617         }                                         617         }
618                                                   618 
619         return 0;                                 619         return 0;
620 }                                                 620 }
621                                                   621 
622 static int adav80x_set_pll(struct snd_soc_comp !! 622 static int adav80x_set_pll(struct snd_soc_codec *codec, int pll_id,
623                 int source, unsigned int freq_    623                 int source, unsigned int freq_in, unsigned int freq_out)
624 {                                                 624 {
625         struct snd_soc_dapm_context *dapm = sn !! 625         struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
626         struct adav80x *adav80x = snd_soc_comp !! 626         struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
627         unsigned int pll_ctrl1 = 0;               627         unsigned int pll_ctrl1 = 0;
628         unsigned int pll_ctrl2 = 0;               628         unsigned int pll_ctrl2 = 0;
629         unsigned int pll_src;                     629         unsigned int pll_src;
630                                                   630 
631         switch (source) {                         631         switch (source) {
632         case ADAV80X_PLL_SRC_XTAL:                632         case ADAV80X_PLL_SRC_XTAL:
633         case ADAV80X_PLL_SRC_XIN:                 633         case ADAV80X_PLL_SRC_XIN:
634         case ADAV80X_PLL_SRC_MCLKI:               634         case ADAV80X_PLL_SRC_MCLKI:
635                 break;                            635                 break;
636         default:                                  636         default:
637                 return -EINVAL;                   637                 return -EINVAL;
638         }                                         638         }
639                                                   639 
640         if (!freq_out)                            640         if (!freq_out)
641                 return 0;                         641                 return 0;
642                                                   642 
643         switch (freq_in) {                        643         switch (freq_in) {
644         case 27000000:                            644         case 27000000:
645                 break;                            645                 break;
646         case 54000000:                            646         case 54000000:
647                 if (source == ADAV80X_PLL_SRC_    647                 if (source == ADAV80X_PLL_SRC_XIN) {
648                         pll_ctrl1 |= ADAV80X_P    648                         pll_ctrl1 |= ADAV80X_PLL_CTRL1_PLLDIV;
649                         break;                    649                         break;
650                 }                                 650                 }
651                 fallthrough;                   << 
652         default:                                  651         default:
653                 return -EINVAL;                   652                 return -EINVAL;
654         }                                         653         }
655                                                   654 
656         if (freq_out > 12288000) {                655         if (freq_out > 12288000) {
657                 pll_ctrl2 |= ADAV80X_PLL_CTRL2    656                 pll_ctrl2 |= ADAV80X_PLL_CTRL2_DOUB(pll_id);
658                 freq_out /= 2;                    657                 freq_out /= 2;
659         }                                         658         }
660                                                   659 
661         /* freq_out = sample_rate * 256 */        660         /* freq_out = sample_rate * 256 */
662         switch (freq_out) {                       661         switch (freq_out) {
663         case 8192000:                             662         case 8192000:
664                 pll_ctrl2 |= ADAV80X_PLL_CTRL2    663                 pll_ctrl2 |= ADAV80X_PLL_CTRL2_FS_32(pll_id);
665                 break;                            664                 break;
666         case 11289600:                            665         case 11289600:
667                 pll_ctrl2 |= ADAV80X_PLL_CTRL2    666                 pll_ctrl2 |= ADAV80X_PLL_CTRL2_FS_44(pll_id);
668                 break;                            667                 break;
669         case 12288000:                            668         case 12288000:
670                 pll_ctrl2 |= ADAV80X_PLL_CTRL2    669                 pll_ctrl2 |= ADAV80X_PLL_CTRL2_FS_48(pll_id);
671                 break;                            670                 break;
672         default:                                  671         default:
673                 return -EINVAL;                   672                 return -EINVAL;
674         }                                         673         }
675                                                   674 
676         regmap_update_bits(adav80x->regmap, AD    675         regmap_update_bits(adav80x->regmap, ADAV80X_PLL_CTRL1,
677                         ADAV80X_PLL_CTRL1_PLLD    676                         ADAV80X_PLL_CTRL1_PLLDIV, pll_ctrl1);
678         regmap_update_bits(adav80x->regmap, AD    677         regmap_update_bits(adav80x->regmap, ADAV80X_PLL_CTRL2,
679                         ADAV80X_PLL_CTRL2_PLL_    678                         ADAV80X_PLL_CTRL2_PLL_MASK(pll_id), pll_ctrl2);
680                                                   679 
681         if (source != adav80x->pll_src) {         680         if (source != adav80x->pll_src) {
682                 if (source == ADAV80X_PLL_SRC_    681                 if (source == ADAV80X_PLL_SRC_MCLKI)
683                         pll_src = ADAV80X_PLL_    682                         pll_src = ADAV80X_PLL_CLK_SRC_PLL_MCLKI(pll_id);
684                 else                              683                 else
685                         pll_src = ADAV80X_PLL_    684                         pll_src = ADAV80X_PLL_CLK_SRC_PLL_XIN(pll_id);
686                                                   685 
687                 regmap_update_bits(adav80x->re    686                 regmap_update_bits(adav80x->regmap, ADAV80X_PLL_CLK_SRC,
688                                 ADAV80X_PLL_CL    687                                 ADAV80X_PLL_CLK_SRC_PLL_MASK(pll_id), pll_src);
689                                                   688 
690                 adav80x->pll_src = source;        689                 adav80x->pll_src = source;
691                                                   690 
692                 snd_soc_dapm_sync(dapm);          691                 snd_soc_dapm_sync(dapm);
693         }                                         692         }
694                                                   693 
695         return 0;                                 694         return 0;
696 }                                                 695 }
697                                                   696 
698 static int adav80x_set_bias_level(struct snd_s !! 697 static int adav80x_set_bias_level(struct snd_soc_codec *codec,
699                 enum snd_soc_bias_level level)    698                 enum snd_soc_bias_level level)
700 {                                                 699 {
701         struct adav80x *adav80x = snd_soc_comp !! 700         struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
702         unsigned int mask = ADAV80X_DAC_CTRL1_    701         unsigned int mask = ADAV80X_DAC_CTRL1_PD;
703                                                   702 
704         switch (level) {                          703         switch (level) {
705         case SND_SOC_BIAS_ON:                     704         case SND_SOC_BIAS_ON:
706                 break;                            705                 break;
707         case SND_SOC_BIAS_PREPARE:                706         case SND_SOC_BIAS_PREPARE:
708                 break;                            707                 break;
709         case SND_SOC_BIAS_STANDBY:                708         case SND_SOC_BIAS_STANDBY:
710                 regmap_update_bits(adav80x->re    709                 regmap_update_bits(adav80x->regmap, ADAV80X_DAC_CTRL1, mask,
711                         0x00);                    710                         0x00);
712                 break;                            711                 break;
713         case SND_SOC_BIAS_OFF:                    712         case SND_SOC_BIAS_OFF:
714                 regmap_update_bits(adav80x->re    713                 regmap_update_bits(adav80x->regmap, ADAV80X_DAC_CTRL1, mask,
715                         mask);                    714                         mask);
716                 break;                            715                 break;
717         }                                         716         }
718                                                   717 
719         return 0;                                 718         return 0;
720 }                                                 719 }
721                                                   720 
722 /* Enforce the same sample rate on all audio i    721 /* Enforce the same sample rate on all audio interfaces */
723 static int adav80x_dai_startup(struct snd_pcm_    722 static int adav80x_dai_startup(struct snd_pcm_substream *substream,
724         struct snd_soc_dai *dai)                  723         struct snd_soc_dai *dai)
725 {                                                 724 {
726         struct snd_soc_component *component =  !! 725         struct snd_soc_codec *codec = dai->codec;
727         struct adav80x *adav80x = snd_soc_comp !! 726         struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
728                                                   727 
729         if (!snd_soc_component_active(componen !! 728         if (!snd_soc_codec_is_active(codec) || !adav80x->rate)
730                 return 0;                         729                 return 0;
731                                                   730 
732         return snd_pcm_hw_constraint_single(su    731         return snd_pcm_hw_constraint_single(substream->runtime,
733                         SNDRV_PCM_HW_PARAM_RAT    732                         SNDRV_PCM_HW_PARAM_RATE, adav80x->rate);
734 }                                                 733 }
735                                                   734 
736 static void adav80x_dai_shutdown(struct snd_pc    735 static void adav80x_dai_shutdown(struct snd_pcm_substream *substream,
737                 struct snd_soc_dai *dai)          736                 struct snd_soc_dai *dai)
738 {                                                 737 {
739         struct snd_soc_component *component =  !! 738         struct snd_soc_codec *codec = dai->codec;
740         struct adav80x *adav80x = snd_soc_comp !! 739         struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
741                                                   740 
742         if (!snd_soc_component_active(componen !! 741         if (!snd_soc_codec_is_active(codec))
743                 adav80x->rate = 0;                742                 adav80x->rate = 0;
744 }                                                 743 }
745                                                   744 
746 static const struct snd_soc_dai_ops adav80x_da    745 static const struct snd_soc_dai_ops adav80x_dai_ops = {
747         .set_fmt = adav80x_set_dai_fmt,           746         .set_fmt = adav80x_set_dai_fmt,
748         .hw_params = adav80x_hw_params,           747         .hw_params = adav80x_hw_params,
749         .startup = adav80x_dai_startup,           748         .startup = adav80x_dai_startup,
750         .shutdown = adav80x_dai_shutdown,         749         .shutdown = adav80x_dai_shutdown,
751 };                                                750 };
752                                                   751 
753 #define ADAV80X_PLAYBACK_RATES (SNDRV_PCM_RATE    752 #define ADAV80X_PLAYBACK_RATES (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | \
754         SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_    753         SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_64000 | SNDRV_PCM_RATE_88200 | \
755         SNDRV_PCM_RATE_96000)                     754         SNDRV_PCM_RATE_96000)
756                                                   755 
757 #define ADAV80X_CAPTURE_RATES (SNDRV_PCM_RATE_    756 #define ADAV80X_CAPTURE_RATES (SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000)
758                                                   757 
759 #define ADAV80X_FORMATS (SNDRV_PCM_FMTBIT_S16_    758 #define ADAV80X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S18_3LE | \
760         SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_F    759         SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE)
761                                                   760 
762 static struct snd_soc_dai_driver adav80x_dais[    761 static struct snd_soc_dai_driver adav80x_dais[] = {
763         {                                         762         {
764                 .name = "adav80x-hifi",           763                 .name = "adav80x-hifi",
765                 .id = 0,                          764                 .id = 0,
766                 .playback = {                     765                 .playback = {
767                         .stream_name = "HiFi P    766                         .stream_name = "HiFi Playback",
768                         .channels_min = 2,        767                         .channels_min = 2,
769                         .channels_max = 2,        768                         .channels_max = 2,
770                         .rates = ADAV80X_PLAYB    769                         .rates = ADAV80X_PLAYBACK_RATES,
771                         .formats = ADAV80X_FOR    770                         .formats = ADAV80X_FORMATS,
772         },                                        771         },
773                 .capture = {                      772                 .capture = {
774                         .stream_name = "HiFi C    773                         .stream_name = "HiFi Capture",
775                         .channels_min = 2,        774                         .channels_min = 2,
776                         .channels_max = 2,        775                         .channels_max = 2,
777                         .rates = ADAV80X_CAPTU    776                         .rates = ADAV80X_CAPTURE_RATES,
778                         .formats = ADAV80X_FOR    777                         .formats = ADAV80X_FORMATS,
779                 },                                778                 },
780                 .ops = &adav80x_dai_ops,          779                 .ops = &adav80x_dai_ops,
781         },                                        780         },
782         {                                         781         {
783                 .name = "adav80x-aux",            782                 .name = "adav80x-aux",
784                 .id = 1,                          783                 .id = 1,
785                 .playback = {                     784                 .playback = {
786                         .stream_name = "Aux Pl    785                         .stream_name = "Aux Playback",
787                         .channels_min = 2,        786                         .channels_min = 2,
788                         .channels_max = 2,        787                         .channels_max = 2,
789                         .rates = ADAV80X_PLAYB    788                         .rates = ADAV80X_PLAYBACK_RATES,
790                         .formats = ADAV80X_FOR    789                         .formats = ADAV80X_FORMATS,
791                 },                                790                 },
792                 .capture = {                      791                 .capture = {
793                         .stream_name = "Aux Ca    792                         .stream_name = "Aux Capture",
794                         .channels_min = 2,        793                         .channels_min = 2,
795                         .channels_max = 2,        794                         .channels_max = 2,
796                         .rates = ADAV80X_CAPTU    795                         .rates = ADAV80X_CAPTURE_RATES,
797                         .formats = ADAV80X_FOR    796                         .formats = ADAV80X_FORMATS,
798                 },                                797                 },
799                 .ops = &adav80x_dai_ops,          798                 .ops = &adav80x_dai_ops,
800         },                                        799         },
801 };                                                800 };
802                                                   801 
803 static int adav80x_probe(struct snd_soc_compon !! 802 static int adav80x_probe(struct snd_soc_codec *codec)
804 {                                                 803 {
805         struct snd_soc_dapm_context *dapm = sn !! 804         struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
806         struct adav80x *adav80x = snd_soc_comp !! 805         struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
807                                                   806 
808         /* Force PLLs on for SYSCLK output */     807         /* Force PLLs on for SYSCLK output */
809         snd_soc_dapm_force_enable_pin(dapm, "P    808         snd_soc_dapm_force_enable_pin(dapm, "PLL1");
810         snd_soc_dapm_force_enable_pin(dapm, "P    809         snd_soc_dapm_force_enable_pin(dapm, "PLL2");
811                                                   810 
812         /* Power down S/PDIF receiver, since i    811         /* Power down S/PDIF receiver, since it is currently not supported */
813         regmap_write(adav80x->regmap, ADAV80X_    812         regmap_write(adav80x->regmap, ADAV80X_PLL_OUTE, 0x20);
814         /* Disable DAC zero flag */               813         /* Disable DAC zero flag */
815         regmap_write(adav80x->regmap, ADAV80X_    814         regmap_write(adav80x->regmap, ADAV80X_DAC_CTRL3, 0x6);
816                                                   815 
817         return 0;                                 816         return 0;
818 }                                                 817 }
819                                                   818 
820 static int adav80x_resume(struct snd_soc_compo !! 819 static int adav80x_resume(struct snd_soc_codec *codec)
821 {                                                 820 {
822         struct adav80x *adav80x = snd_soc_comp !! 821         struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
823                                                   822 
824         regcache_sync(adav80x->regmap);           823         regcache_sync(adav80x->regmap);
825                                                   824 
826         return 0;                                 825         return 0;
827 }                                                 826 }
828                                                   827 
829 static const struct snd_soc_component_driver a !! 828 static const struct snd_soc_codec_driver adav80x_codec_driver = {
830         .probe                  = adav80x_prob !! 829         .probe = adav80x_probe,
831         .resume                 = adav80x_resu !! 830         .resume = adav80x_resume,
832         .set_bias_level         = adav80x_set_ !! 831         .set_bias_level = adav80x_set_bias_level,
833         .set_pll                = adav80x_set_ !! 832         .suspend_bias_off = true,
834         .set_sysclk             = adav80x_set_ !! 833 
835         .controls               = adav80x_cont !! 834         .set_pll = adav80x_set_pll,
836         .num_controls           = ARRAY_SIZE(a !! 835         .set_sysclk = adav80x_set_sysclk,
837         .dapm_widgets           = adav80x_dapm !! 836 
838         .num_dapm_widgets       = ARRAY_SIZE(a !! 837         .component_driver = {
839         .dapm_routes            = adav80x_dapm !! 838                 .controls               = adav80x_controls,
840         .num_dapm_routes        = ARRAY_SIZE(a !! 839                 .num_controls           = ARRAY_SIZE(adav80x_controls),
841         .suspend_bias_off       = 1,           !! 840                 .dapm_widgets           = adav80x_dapm_widgets,
842         .idle_bias_on           = 1,           !! 841                 .num_dapm_widgets       = ARRAY_SIZE(adav80x_dapm_widgets),
843         .use_pmdown_time        = 1,           !! 842                 .dapm_routes            = adav80x_dapm_routes,
844         .endianness             = 1,           !! 843                 .num_dapm_routes        = ARRAY_SIZE(adav80x_dapm_routes),
                                                   >> 844         },
845 };                                                845 };
846                                                   846 
847 int adav80x_bus_probe(struct device *dev, stru    847 int adav80x_bus_probe(struct device *dev, struct regmap *regmap)
848 {                                                 848 {
849         struct adav80x *adav80x;                  849         struct adav80x *adav80x;
850                                                   850 
851         if (IS_ERR(regmap))                       851         if (IS_ERR(regmap))
852                 return PTR_ERR(regmap);           852                 return PTR_ERR(regmap);
853                                                   853 
854         adav80x = devm_kzalloc(dev, sizeof(*ad    854         adav80x = devm_kzalloc(dev, sizeof(*adav80x), GFP_KERNEL);
855         if (!adav80x)                             855         if (!adav80x)
856                 return -ENOMEM;                   856                 return -ENOMEM;
857                                                   857 
858         dev_set_drvdata(dev, adav80x);            858         dev_set_drvdata(dev, adav80x);
859         adav80x->regmap = regmap;                 859         adav80x->regmap = regmap;
860                                                   860 
861         return devm_snd_soc_register_component !! 861         return snd_soc_register_codec(dev, &adav80x_codec_driver,
862                 adav80x_dais, ARRAY_SIZE(adav8    862                 adav80x_dais, ARRAY_SIZE(adav80x_dais));
863 }                                                 863 }
864 EXPORT_SYMBOL_GPL(adav80x_bus_probe);             864 EXPORT_SYMBOL_GPL(adav80x_bus_probe);
865                                                   865 
866 const struct regmap_config adav80x_regmap_conf    866 const struct regmap_config adav80x_regmap_config = {
867         .val_bits = 8,                            867         .val_bits = 8,
868         .pad_bits = 1,                            868         .pad_bits = 1,
869         .reg_bits = 7,                            869         .reg_bits = 7,
870                                                   870 
871         .max_register = ADAV80X_PLL_OUTE,         871         .max_register = ADAV80X_PLL_OUTE,
872                                                   872 
873         .cache_type = REGCACHE_MAPLE,          !! 873         .cache_type = REGCACHE_RBTREE,
874         .reg_defaults = adav80x_reg_defaults,     874         .reg_defaults = adav80x_reg_defaults,
875         .num_reg_defaults = ARRAY_SIZE(adav80x    875         .num_reg_defaults = ARRAY_SIZE(adav80x_reg_defaults),
876 };                                                876 };
877 EXPORT_SYMBOL_GPL(adav80x_regmap_config);         877 EXPORT_SYMBOL_GPL(adav80x_regmap_config);
878                                                   878 
879 MODULE_DESCRIPTION("ASoC ADAV80x driver");        879 MODULE_DESCRIPTION("ASoC ADAV80x driver");
880 MODULE_AUTHOR("Lars-Peter Clausen <lars@metafo    880 MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
881 MODULE_AUTHOR("Yi Li <yi.li@analog.com>>");       881 MODULE_AUTHOR("Yi Li <yi.li@analog.com>>");
882 MODULE_LICENSE("GPL");                            882 MODULE_LICENSE("GPL");
883                                                   883 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php