~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/sound/soc/codecs/ssm2602.h

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.9 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

Diff markup

Differences between /sound/soc/codecs/ssm2602.h (Version linux-6.12-rc7) and /sound/soc/codecs/ssm2602.h (Version linux-5.19.17)


  1 /* SPDX-License-Identifier: GPL-2.0-or-later *      1 /* SPDX-License-Identifier: GPL-2.0-or-later */
  2 /*                                                  2 /*
  3  * File:         sound/soc/codecs/ssm2602.h         3  * File:         sound/soc/codecs/ssm2602.h
  4  * Author:       Cliff Cai <Cliff.Cai@analog.c      4  * Author:       Cliff Cai <Cliff.Cai@analog.com>
  5  *                                                  5  *
  6  * Created:      Tue June 06 2008                   6  * Created:      Tue June 06 2008
  7  *                                                  7  *
  8  * Modified:                                        8  * Modified:
  9  *               Copyright 2008 Analog Devices      9  *               Copyright 2008 Analog Devices Inc.
 10  *                                                 10  *
 11  * Bugs:         Enter bugs at http://blackfin     11  * Bugs:         Enter bugs at http://blackfin.uclinux.org/
 12  */                                                12  */
 13                                                    13 
 14 #ifndef _SSM2602_H                                 14 #ifndef _SSM2602_H
 15 #define _SSM2602_H                                 15 #define _SSM2602_H
 16                                                    16 
 17 #include <linux/regmap.h>                          17 #include <linux/regmap.h>
 18                                                    18 
 19 struct device;                                     19 struct device;
 20                                                    20 
 21 enum ssm2602_type {                                21 enum ssm2602_type {
 22         SSM2602,                                   22         SSM2602,
 23         SSM2604,                                   23         SSM2604,
 24 };                                                 24 };
 25                                                    25 
 26 extern const struct regmap_config ssm2602_regm     26 extern const struct regmap_config ssm2602_regmap_config;
 27                                                    27 
 28 int ssm2602_probe(struct device *dev, enum ssm     28 int ssm2602_probe(struct device *dev, enum ssm2602_type type,
 29         struct regmap *regmap);                    29         struct regmap *regmap);
 30                                                    30 
 31 /* SSM2602 Codec Register definitions */           31 /* SSM2602 Codec Register definitions */
 32                                                    32 
 33 #define SSM2602_LINVOL   0x00                      33 #define SSM2602_LINVOL   0x00
 34 #define SSM2602_RINVOL   0x01                      34 #define SSM2602_RINVOL   0x01
 35 #define SSM2602_LOUT1V   0x02                      35 #define SSM2602_LOUT1V   0x02
 36 #define SSM2602_ROUT1V   0x03                      36 #define SSM2602_ROUT1V   0x03
 37 #define SSM2602_APANA    0x04                      37 #define SSM2602_APANA    0x04
 38 #define SSM2602_APDIGI   0x05                      38 #define SSM2602_APDIGI   0x05
 39 #define SSM2602_PWR      0x06                      39 #define SSM2602_PWR      0x06
 40 #define SSM2602_IFACE    0x07                      40 #define SSM2602_IFACE    0x07
 41 #define SSM2602_SRATE    0x08                      41 #define SSM2602_SRATE    0x08
 42 #define SSM2602_ACTIVE   0x09                      42 #define SSM2602_ACTIVE   0x09
 43 #define SSM2602_RESET    0x0f                      43 #define SSM2602_RESET    0x0f
 44                                                    44 
 45 /*SSM2602 Codec Register Field definitions         45 /*SSM2602 Codec Register Field definitions
 46  *(Mask value to extract the corresponding Reg     46  *(Mask value to extract the corresponding Register field)
 47  */                                                47  */
 48                                                    48 
 49 /*Left ADC Volume Control (SSM2602_REG_LEFT_AD     49 /*Left ADC Volume Control (SSM2602_REG_LEFT_ADC_VOL)*/
 50 #define     LINVOL_LIN_VOL                0x01     50 #define     LINVOL_LIN_VOL                0x01F   /* Left Channel PGA Volume control                      */
 51 #define     LINVOL_LIN_ENABLE_MUTE        0x08     51 #define     LINVOL_LIN_ENABLE_MUTE        0x080   /* Left Channel Input Mute                              */
 52 #define     LINVOL_LRIN_BOTH              0x10     52 #define     LINVOL_LRIN_BOTH              0x100   /* Left Channel Line Input Volume update                */
 53                                                    53 
 54 /*Right ADC Volume Control (SSM2602_REG_RIGHT_     54 /*Right ADC Volume Control (SSM2602_REG_RIGHT_ADC_VOL)*/
 55 #define     RINVOL_RIN_VOL                0x01     55 #define     RINVOL_RIN_VOL                0x01F   /* Right Channel PGA Volume control                     */
 56 #define     RINVOL_RIN_ENABLE_MUTE        0x08     56 #define     RINVOL_RIN_ENABLE_MUTE        0x080   /* Right Channel Input Mute                             */
 57 #define     RINVOL_RLIN_BOTH              0x10     57 #define     RINVOL_RLIN_BOTH              0x100   /* Right Channel Line Input Volume update               */
 58                                                    58 
 59 /*Left DAC Volume Control (SSM2602_REG_LEFT_DA     59 /*Left DAC Volume Control (SSM2602_REG_LEFT_DAC_VOL)*/
 60 #define     LOUT1V_LHP_VOL                0x07     60 #define     LOUT1V_LHP_VOL                0x07F   /* Left Channel Headphone volume control                */
 61 #define     LOUT1V_ENABLE_LZC             0x08     61 #define     LOUT1V_ENABLE_LZC             0x080   /* Left Channel Zero cross detect enable                */
 62 #define     LOUT1V_LRHP_BOTH              0x10     62 #define     LOUT1V_LRHP_BOTH              0x100   /* Left Channel Headphone volume update                 */
 63                                                    63 
 64 /*Right DAC Volume Control (SSM2602_REG_RIGHT_     64 /*Right DAC Volume Control (SSM2602_REG_RIGHT_DAC_VOL)*/
 65 #define     ROUT1V_RHP_VOL                0x07     65 #define     ROUT1V_RHP_VOL                0x07F   /* Right Channel Headphone volume control               */
 66 #define     ROUT1V_ENABLE_RZC             0x08     66 #define     ROUT1V_ENABLE_RZC             0x080   /* Right Channel Zero cross detect enable               */
 67 #define     ROUT1V_RLHP_BOTH              0x10     67 #define     ROUT1V_RLHP_BOTH              0x100   /* Right Channel Headphone volume update                */
 68                                                    68 
 69 /*Analogue Audio Path Control (SSM2602_REG_ANA     69 /*Analogue Audio Path Control (SSM2602_REG_ANALOGUE_PATH)*/
 70 #define     APANA_ENABLE_MIC_BOOST       0x001     70 #define     APANA_ENABLE_MIC_BOOST       0x001   /* Primary Microphone Amplifier gain booster control    */
 71 #define     APANA_ENABLE_MIC_MUTE        0x002     71 #define     APANA_ENABLE_MIC_MUTE        0x002   /* Microphone Mute Control                              */
 72 #define     APANA_ADC_IN_SELECT          0x004     72 #define     APANA_ADC_IN_SELECT          0x004   /* Microphone/Line IN select to ADC (1=MIC, 0=Line In)  */
 73 #define     APANA_ENABLE_BYPASS          0x008     73 #define     APANA_ENABLE_BYPASS          0x008   /* Line input bypass to line output                     */
 74 #define     APANA_SELECT_DAC             0x010     74 #define     APANA_SELECT_DAC             0x010   /* Select DAC (1=Select DAC, 0=Don't Select DAC)        */
 75 #define     APANA_ENABLE_SIDETONE        0x020     75 #define     APANA_ENABLE_SIDETONE        0x020   /* Enable/Disable Side Tone                             */
 76 #define     APANA_SIDETONE_ATTN          0x0C0     76 #define     APANA_SIDETONE_ATTN          0x0C0   /* Side Tone Attenuation                                */
 77 #define     APANA_ENABLE_MIC_BOOST2      0x100     77 #define     APANA_ENABLE_MIC_BOOST2      0x100   /* Secondary Microphone Amplifier gain booster control  */
 78                                                    78 
 79 /*Digital Audio Path Control (SSM2602_REG_DIGI     79 /*Digital Audio Path Control (SSM2602_REG_DIGITAL_PATH)*/
 80 #define     APDIGI_ENABLE_ADC_HPF         0x00     80 #define     APDIGI_ENABLE_ADC_HPF         0x001   /* Enable/Disable ADC Highpass Filter                   */
 81 #define     APDIGI_DE_EMPHASIS            0x00     81 #define     APDIGI_DE_EMPHASIS            0x006   /* De-Emphasis Control                                  */
 82 #define     APDIGI_ENABLE_DAC_MUTE        0x00     82 #define     APDIGI_ENABLE_DAC_MUTE        0x008   /* DAC Mute Control                                     */
 83 #define     APDIGI_STORE_OFFSET           0x01     83 #define     APDIGI_STORE_OFFSET           0x010   /* Store/Clear DC offset when HPF is disabled           */
 84                                                    84 
 85 /*Power Down Control (SSM2602_REG_POWER)           85 /*Power Down Control (SSM2602_REG_POWER)
 86  *(1=Enable PowerDown, 0=Disable PowerDown)        86  *(1=Enable PowerDown, 0=Disable PowerDown)
 87  */                                                87  */
 88 #define     PWR_LINE_IN_PDN            0x001       88 #define     PWR_LINE_IN_PDN            0x001   /* Line Input Power Down                                */
 89 #define     PWR_MIC_PDN                0x002       89 #define     PWR_MIC_PDN                0x002   /* Microphone Input & Bias Power Down                   */
 90 #define     PWR_ADC_PDN                0x004       90 #define     PWR_ADC_PDN                0x004   /* ADC Power Down                                       */
 91 #define     PWR_DAC_PDN                0x008       91 #define     PWR_DAC_PDN                0x008   /* DAC Power Down                                       */
 92 #define     PWR_OUT_PDN                0x010       92 #define     PWR_OUT_PDN                0x010   /* Outputs Power Down                                   */
 93 #define     PWR_OSC_PDN                0x020       93 #define     PWR_OSC_PDN                0x020   /* Oscillator Power Down                                */
 94 #define     PWR_CLK_OUT_PDN            0x040       94 #define     PWR_CLK_OUT_PDN            0x040   /* CLKOUT Power Down                                    */
 95 #define     PWR_POWER_OFF              0x080       95 #define     PWR_POWER_OFF              0x080   /* POWEROFF Mode                                        */
 96                                                    96 
 97 /*Digital Audio Interface Format (SSM2602_REG_     97 /*Digital Audio Interface Format (SSM2602_REG_DIGITAL_IFACE)*/
 98 #define     IFACE_IFACE_FORMAT           0x003     98 #define     IFACE_IFACE_FORMAT           0x003   /* Digital Audio input format control                   */
 99 #define     IFACE_AUDIO_DATA_LEN         0x00C     99 #define     IFACE_AUDIO_DATA_LEN         0x00C   /* Audio Data word length control                       */
100 #define     IFACE_DAC_LR_POLARITY        0x010    100 #define     IFACE_DAC_LR_POLARITY        0x010   /* Polarity Control for clocks in RJ,LJ and I2S modes   */
101 #define     IFACE_DAC_LR_SWAP            0x020    101 #define     IFACE_DAC_LR_SWAP            0x020   /* Swap DAC data control                                */
102 #define     IFACE_ENABLE_MASTER          0x040    102 #define     IFACE_ENABLE_MASTER          0x040   /* Enable/Disable Master Mode                           */
103 #define     IFACE_BCLK_INVERT            0x080    103 #define     IFACE_BCLK_INVERT            0x080   /* Bit Clock Inversion control                          */
104                                                   104 
105 /*Sampling Control (SSM2602_REG_SAMPLING_CTRL)    105 /*Sampling Control (SSM2602_REG_SAMPLING_CTRL)*/
106 #define     SRATE_ENABLE_USB_MODE        0x001    106 #define     SRATE_ENABLE_USB_MODE        0x001   /* Enable/Disable USB Mode                              */
107 #define     SRATE_BOS_RATE               0x002    107 #define     SRATE_BOS_RATE               0x002   /* Base Over-Sampling rate                              */
108 #define     SRATE_SAMPLE_RATE            0x03C    108 #define     SRATE_SAMPLE_RATE            0x03C   /* Clock setting condition (Sampling rate control)      */
109 #define     SRATE_CORECLK_DIV2           0x040    109 #define     SRATE_CORECLK_DIV2           0x040   /* Core Clock divider select                            */
110 #define     SRATE_CLKOUT_DIV2            0x080    110 #define     SRATE_CLKOUT_DIV2            0x080   /* Clock Out divider select                             */
111                                                   111 
112 /*Active Control (SSM2602_REG_ACTIVE_CTRL)*/      112 /*Active Control (SSM2602_REG_ACTIVE_CTRL)*/
113 #define     ACTIVE_ACTIVATE_CODEC         0x00    113 #define     ACTIVE_ACTIVATE_CODEC         0x001   /* Activate Codec Digital Audio Interface               */
114                                                   114 
115 /*********************************************    115 /*********************************************************************/
116                                                   116 
117 #define SSM2602_CACHEREGNUM     10                117 #define SSM2602_CACHEREGNUM     10
118                                                   118 
119 enum ssm2602_clk {                                119 enum ssm2602_clk {
120         SSM2602_SYSCLK,                           120         SSM2602_SYSCLK,
121         SSM2602_CLK_CLKOUT,                       121         SSM2602_CLK_CLKOUT,
122         SSM2602_CLK_XTO                           122         SSM2602_CLK_XTO
123 };                                                123 };
124                                                   124 
125 #endif                                            125 #endif
126                                                   126 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php