~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/Documentation/ABI/testing/sysfs-bus-coresight-devices-etb10

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

  1 What:           /sys/bus/coresight/devices/<memory_map>.etb/enable_sink
  2 Date:           November 2014
  3 KernelVersion:  3.19
  4 Contact:        Mathieu Poirier <mathieu.poirier@linaro.org>
  5 Description:    (RW) Add/remove a sink from a trace path.  There can be multiple
  6                 source for a single sink.
  7 
  8                 ex::
  9 
 10                   echo 1 > /sys/bus/coresight/devices/20010000.etb/enable_sink
 11 
 12 What:           /sys/bus/coresight/devices/<memory_map>.etb/trigger_cntr
 13 Date:           November 2014
 14 KernelVersion:  3.19
 15 Contact:        Mathieu Poirier <mathieu.poirier@linaro.org>
 16 Description:    (RW) Disables write access to the Trace RAM by stopping the
 17                 formatter after a defined number of words have been stored
 18                 following the trigger event. The number of 32-bit words written
 19                 into the Trace RAM following the trigger event is equal to the
 20                 value stored in this register+1 (from ARM ETB-TRM).
 21 
 22 What:           /sys/bus/coresight/devices/<memory_map>.etb/mgmt/rdp
 23 Date:           March 2016
 24 KernelVersion:  4.7
 25 Contact:        Mathieu Poirier <mathieu.poirier@linaro.org>
 26 Description:    (Read) Defines the depth, in words, of the trace RAM in powers of
 27                 2.  The value is read directly from HW register RDP, 0x004.
 28 
 29 What:           /sys/bus/coresight/devices/<memory_map>.etb/mgmt/sts
 30 Date:           March 2016
 31 KernelVersion:  4.7
 32 Contact:        Mathieu Poirier <mathieu.poirier@linaro.org>
 33 Description:    (Read) Shows the value held by the ETB status register.  The value
 34                 is read directly from HW register STS, 0x00C.
 35 
 36 What:           /sys/bus/coresight/devices/<memory_map>.etb/mgmt/rrp
 37 Date:           March 2016
 38 KernelVersion:  4.7
 39 Contact:        Mathieu Poirier <mathieu.poirier@linaro.org>
 40 Description:    (Read) Shows the value held by the ETB RAM Read Pointer register
 41                 that is used to read entries from the Trace RAM over the APB
 42                 interface.  The value is read directly from HW register RRP,
 43                 0x014.
 44 
 45 What:           /sys/bus/coresight/devices/<memory_map>.etb/mgmt/rwp
 46 Date:           March 2016
 47 KernelVersion:  4.7
 48 Contact:        Mathieu Poirier <mathieu.poirier@linaro.org>
 49 Description:    (Read) Shows the value held by the ETB RAM Write Pointer register
 50                 that is used to sets the write pointer to write entries from
 51                 the CoreSight bus into the Trace RAM. The value is read directly
 52                 from HW register RWP, 0x018.
 53 
 54 What:           /sys/bus/coresight/devices/<memory_map>.etb/mgmt/trg
 55 Date:           March 2016
 56 KernelVersion:  4.7
 57 Contact:        Mathieu Poirier <mathieu.poirier@linaro.org>
 58 Description:    (Read) Similar to "trigger_cntr" above except that this value is
 59                 read directly from HW register TRG, 0x01C.
 60 
 61 What:           /sys/bus/coresight/devices/<memory_map>.etb/mgmt/ctl
 62 Date:           March 2016
 63 KernelVersion:  4.7
 64 Contact:        Mathieu Poirier <mathieu.poirier@linaro.org>
 65 Description:    (Read) Shows the value held by the ETB Control register. The value
 66                 is read directly from HW register CTL, 0x020.
 67 
 68 What:           /sys/bus/coresight/devices/<memory_map>.etb/mgmt/ffsr
 69 Date:           March 2016
 70 KernelVersion:  4.7
 71 Contact:        Mathieu Poirier <mathieu.poirier@linaro.org>
 72 Description:    (Read) Shows the value held by the ETB Formatter and Flush Status
 73                 register.  The value is read directly from HW register FFSR,
 74                 0x300.
 75 
 76 What:           /sys/bus/coresight/devices/<memory_map>.etb/mgmt/ffcr
 77 Date:           March 2016
 78 KernelVersion:  4.7
 79 Contact:        Mathieu Poirier <mathieu.poirier@linaro.org>
 80 Description:    (Read) Shows the value held by the ETB Formatter and Flush Control
 81                 register.  The value is read directly from HW register FFCR,
 82                 0x304.

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php