~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/Documentation/devicetree/bindings/timer/riscv,timer.yaml

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

  1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
  2 %YAML 1.2
  3 ---
  4 $id: http://devicetree.org/schemas/timer/riscv,timer.yaml#
  5 $schema: http://devicetree.org/meta-schemas/core.yaml#
  6 
  7 title: RISC-V timer
  8 
  9 maintainers:
 10   - Anup Patel <anup@brainfault.org>
 11 
 12 description: |+
 13   RISC-V platforms always have a RISC-V timer device for the supervisor-mode
 14   based on the time CSR defined by the RISC-V privileged specification. The
 15   timer interrupts of this device are configured using the RISC-V SBI Time
 16   extension or the RISC-V Sstc extension.
 17 
 18   The clock frequency of RISC-V timer device is specified via the
 19   "timebase-frequency" DT property of "/cpus" DT node which is described
 20   in Documentation/devicetree/bindings/riscv/cpus.yaml
 21 
 22 properties:
 23   compatible:
 24     enum:
 25       - riscv,timer
 26 
 27   interrupts-extended:
 28     minItems: 1
 29     maxItems: 4096   # Should be enough?
 30 
 31   riscv,timer-cannot-wake-cpu:
 32     type: boolean
 33     description:
 34       If present, the timer interrupt cannot wake up the CPU from one or
 35       more suspend/idle states.
 36 
 37 additionalProperties: false
 38 
 39 required:
 40   - compatible
 41   - interrupts-extended
 42 
 43 examples:
 44   - |
 45     timer {
 46       compatible = "riscv,timer";
 47       interrupts-extended = <&cpu1intc 5>,
 48                             <&cpu2intc 5>,
 49                             <&cpu3intc 5>,
 50                             <&cpu4intc 5>;
 51     };
 52 ...

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php