~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/arch/arm/mach-s5pv210/regs-clock.h

Version: ~ [ linux-6.11-rc3 ] ~ [ linux-6.10.4 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.45 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.104 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.164 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.223 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.281 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.319 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.9 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

  1 /* SPDX-License-Identifier: GPL-2.0 */
  2 /*
  3  * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4  *              http://www.samsung.com/
  5  *
  6  * S5PV210 - Clock register definitions
  7  */
  8 
  9 #ifndef __ASM_ARCH_REGS_CLOCK_H
 10 #define __ASM_ARCH_REGS_CLOCK_H __FILE__
 11 
 12 #define S3C_ADDR_BASE           0xF6000000
 13 #define S3C_ADDR(x)             ((void __iomem __force *)S3C_ADDR_BASE + (x))
 14 #define S3C_VA_SYS              S3C_ADDR(0x00100000)
 15 
 16 #define S5P_CLKREG(x)           (S3C_VA_SYS + (x))
 17 
 18 #define S5P_APLL_LOCK           S5P_CLKREG(0x00)
 19 #define S5P_MPLL_LOCK           S5P_CLKREG(0x08)
 20 #define S5P_EPLL_LOCK           S5P_CLKREG(0x10)
 21 #define S5P_VPLL_LOCK           S5P_CLKREG(0x20)
 22 
 23 #define S5P_APLL_CON            S5P_CLKREG(0x100)
 24 #define S5P_MPLL_CON            S5P_CLKREG(0x108)
 25 #define S5P_EPLL_CON            S5P_CLKREG(0x110)
 26 #define S5P_EPLL_CON1           S5P_CLKREG(0x114)
 27 #define S5P_VPLL_CON            S5P_CLKREG(0x120)
 28 
 29 #define S5P_CLK_SRC0            S5P_CLKREG(0x200)
 30 #define S5P_CLK_SRC1            S5P_CLKREG(0x204)
 31 #define S5P_CLK_SRC2            S5P_CLKREG(0x208)
 32 #define S5P_CLK_SRC3            S5P_CLKREG(0x20C)
 33 #define S5P_CLK_SRC4            S5P_CLKREG(0x210)
 34 #define S5P_CLK_SRC5            S5P_CLKREG(0x214)
 35 #define S5P_CLK_SRC6            S5P_CLKREG(0x218)
 36 
 37 #define S5P_CLK_SRC_MASK0       S5P_CLKREG(0x280)
 38 #define S5P_CLK_SRC_MASK1       S5P_CLKREG(0x284)
 39 
 40 #define S5P_CLK_DIV0            S5P_CLKREG(0x300)
 41 #define S5P_CLK_DIV1            S5P_CLKREG(0x304)
 42 #define S5P_CLK_DIV2            S5P_CLKREG(0x308)
 43 #define S5P_CLK_DIV3            S5P_CLKREG(0x30C)
 44 #define S5P_CLK_DIV4            S5P_CLKREG(0x310)
 45 #define S5P_CLK_DIV5            S5P_CLKREG(0x314)
 46 #define S5P_CLK_DIV6            S5P_CLKREG(0x318)
 47 #define S5P_CLK_DIV7            S5P_CLKREG(0x31C)
 48 
 49 #define S5P_CLKGATE_MAIN0       S5P_CLKREG(0x400)
 50 #define S5P_CLKGATE_MAIN1       S5P_CLKREG(0x404)
 51 #define S5P_CLKGATE_MAIN2       S5P_CLKREG(0x408)
 52 
 53 #define S5P_CLKGATE_PERI0       S5P_CLKREG(0x420)
 54 #define S5P_CLKGATE_PERI1       S5P_CLKREG(0x424)
 55 
 56 #define S5P_CLKGATE_SCLK0       S5P_CLKREG(0x440)
 57 #define S5P_CLKGATE_SCLK1       S5P_CLKREG(0x444)
 58 #define S5P_CLKGATE_IP0         S5P_CLKREG(0x460)
 59 #define S5P_CLKGATE_IP1         S5P_CLKREG(0x464)
 60 #define S5P_CLKGATE_IP2         S5P_CLKREG(0x468)
 61 #define S5P_CLKGATE_IP3         S5P_CLKREG(0x46C)
 62 #define S5P_CLKGATE_IP4         S5P_CLKREG(0x470)
 63 
 64 #define S5P_CLKGATE_BLOCK       S5P_CLKREG(0x480)
 65 #define S5P_CLKGATE_BUS0        S5P_CLKREG(0x484)
 66 #define S5P_CLKGATE_BUS1        S5P_CLKREG(0x488)
 67 #define S5P_CLK_OUT             S5P_CLKREG(0x500)
 68 
 69 /* DIV/MUX STATUS */
 70 #define S5P_CLKDIV_STAT0        S5P_CLKREG(0x1000)
 71 #define S5P_CLKDIV_STAT1        S5P_CLKREG(0x1004)
 72 #define S5P_CLKMUX_STAT0        S5P_CLKREG(0x1100)
 73 #define S5P_CLKMUX_STAT1        S5P_CLKREG(0x1104)
 74 
 75 /* CLKSRC0 */
 76 #define S5P_CLKSRC0_MUX200_SHIFT        (16)
 77 #define S5P_CLKSRC0_MUX200_MASK         (0x1 << S5P_CLKSRC0_MUX200_SHIFT)
 78 #define S5P_CLKSRC0_MUX166_MASK         (0x1<<20)
 79 #define S5P_CLKSRC0_MUX133_MASK         (0x1<<24)
 80 
 81 /* CLKSRC2 */
 82 #define S5P_CLKSRC2_G3D_SHIFT           (0)
 83 #define S5P_CLKSRC2_G3D_MASK            (0x3 << S5P_CLKSRC2_G3D_SHIFT)
 84 #define S5P_CLKSRC2_MFC_SHIFT           (4)
 85 #define S5P_CLKSRC2_MFC_MASK            (0x3 << S5P_CLKSRC2_MFC_SHIFT)
 86 
 87 /* CLKSRC6*/
 88 #define S5P_CLKSRC6_ONEDRAM_SHIFT       (24)
 89 #define S5P_CLKSRC6_ONEDRAM_MASK        (0x3 << S5P_CLKSRC6_ONEDRAM_SHIFT)
 90 
 91 /* CLKDIV0 */
 92 #define S5P_CLKDIV0_APLL_SHIFT          (0)
 93 #define S5P_CLKDIV0_APLL_MASK           (0x7 << S5P_CLKDIV0_APLL_SHIFT)
 94 #define S5P_CLKDIV0_A2M_SHIFT           (4)
 95 #define S5P_CLKDIV0_A2M_MASK            (0x7 << S5P_CLKDIV0_A2M_SHIFT)
 96 #define S5P_CLKDIV0_HCLK200_SHIFT       (8)
 97 #define S5P_CLKDIV0_HCLK200_MASK        (0x7 << S5P_CLKDIV0_HCLK200_SHIFT)
 98 #define S5P_CLKDIV0_PCLK100_SHIFT       (12)
 99 #define S5P_CLKDIV0_PCLK100_MASK        (0x7 << S5P_CLKDIV0_PCLK100_SHIFT)
100 #define S5P_CLKDIV0_HCLK166_SHIFT       (16)
101 #define S5P_CLKDIV0_HCLK166_MASK        (0xF << S5P_CLKDIV0_HCLK166_SHIFT)
102 #define S5P_CLKDIV0_PCLK83_SHIFT        (20)
103 #define S5P_CLKDIV0_PCLK83_MASK         (0x7 << S5P_CLKDIV0_PCLK83_SHIFT)
104 #define S5P_CLKDIV0_HCLK133_SHIFT       (24)
105 #define S5P_CLKDIV0_HCLK133_MASK        (0xF << S5P_CLKDIV0_HCLK133_SHIFT)
106 #define S5P_CLKDIV0_PCLK66_SHIFT        (28)
107 #define S5P_CLKDIV0_PCLK66_MASK         (0x7 << S5P_CLKDIV0_PCLK66_SHIFT)
108 
109 /* CLKDIV2 */
110 #define S5P_CLKDIV2_G3D_SHIFT           (0)
111 #define S5P_CLKDIV2_G3D_MASK            (0xF << S5P_CLKDIV2_G3D_SHIFT)
112 #define S5P_CLKDIV2_MFC_SHIFT           (4)
113 #define S5P_CLKDIV2_MFC_MASK            (0xF << S5P_CLKDIV2_MFC_SHIFT)
114 
115 /* CLKDIV6 */
116 #define S5P_CLKDIV6_ONEDRAM_SHIFT       (28)
117 #define S5P_CLKDIV6_ONEDRAM_MASK        (0xF << S5P_CLKDIV6_ONEDRAM_SHIFT)
118 
119 #define S5P_SWRESET             S5P_CLKREG(0x2000)
120 
121 #define S5P_ARM_MCS_CON         S5P_CLKREG(0x6100)
122 
123 /* Registers related to power management */
124 #define S5P_PWR_CFG             S5P_CLKREG(0xC000)
125 #define S5P_EINT_WAKEUP_MASK    S5P_CLKREG(0xC004)
126 #define S5P_WAKEUP_MASK         S5P_CLKREG(0xC008)
127 #define S5P_PWR_MODE            S5P_CLKREG(0xC00C)
128 #define S5P_NORMAL_CFG          S5P_CLKREG(0xC010)
129 #define S5P_IDLE_CFG            S5P_CLKREG(0xC020)
130 #define S5P_STOP_CFG            S5P_CLKREG(0xC030)
131 #define S5P_STOP_MEM_CFG        S5P_CLKREG(0xC034)
132 #define S5P_SLEEP_CFG           S5P_CLKREG(0xC040)
133 
134 #define S5P_OSC_FREQ            S5P_CLKREG(0xC100)
135 #define S5P_OSC_STABLE          S5P_CLKREG(0xC104)
136 #define S5P_PWR_STABLE          S5P_CLKREG(0xC108)
137 #define S5P_MTC_STABLE          S5P_CLKREG(0xC110)
138 #define S5P_CLAMP_STABLE        S5P_CLKREG(0xC114)
139 
140 #define S5P_WAKEUP_STAT         S5P_CLKREG(0xC200)
141 #define S5P_BLK_PWR_STAT        S5P_CLKREG(0xC204)
142 
143 #define S5P_OTHERS              S5P_CLKREG(0xE000)
144 #define S5P_OM_STAT             S5P_CLKREG(0xE100)
145 #define S5P_HDMI_PHY_CONTROL    S5P_CLKREG(0xE804)
146 #define S5P_USB_PHY_CONTROL     S5P_CLKREG(0xE80C)
147 #define S5P_DAC_PHY_CONTROL     S5P_CLKREG(0xE810)
148 
149 #define S5P_INFORM0             S5P_CLKREG(0xF000)
150 #define S5P_INFORM1             S5P_CLKREG(0xF004)
151 #define S5P_INFORM2             S5P_CLKREG(0xF008)
152 #define S5P_INFORM3             S5P_CLKREG(0xF00C)
153 #define S5P_INFORM4             S5P_CLKREG(0xF010)
154 #define S5P_INFORM5             S5P_CLKREG(0xF014)
155 #define S5P_INFORM6             S5P_CLKREG(0xF018)
156 #define S5P_INFORM7             S5P_CLKREG(0xF01C)
157 
158 #define S5P_RST_STAT            S5P_CLKREG(0xA000)
159 #define S5P_OSC_CON             S5P_CLKREG(0x8000)
160 #define S5P_MDNIE_SEL           S5P_CLKREG(0x7008)
161 #define S5P_MIPI_PHY_CON0       S5P_CLKREG(0x7200)
162 #define S5P_MIPI_PHY_CON1       S5P_CLKREG(0x7204)
163 
164 #define S5P_IDLE_CFG_TL_MASK    (3 << 30)
165 #define S5P_IDLE_CFG_TM_MASK    (3 << 28)
166 #define S5P_IDLE_CFG_TL_ON      (2 << 30)
167 #define S5P_IDLE_CFG_TM_ON      (2 << 28)
168 #define S5P_IDLE_CFG_DIDLE      (1 << 0)
169 
170 #define S5P_CFG_WFI_CLEAN               (~(3 << 8))
171 #define S5P_CFG_WFI_IDLE                (1 << 8)
172 #define S5P_CFG_WFI_STOP                (2 << 8)
173 #define S5P_CFG_WFI_SLEEP               (3 << 8)
174 
175 #define S5P_OTHER_SYS_INT               24
176 #define S5P_OTHER_STA_TYPE              23
177 #define S5P_OTHER_SYSC_INTOFF           (1 << 0)
178 #define STA_TYPE_EXPON                  0
179 #define STA_TYPE_SFR                    1
180 
181 #define S5P_PWR_STA_EXP_SCALE           0
182 #define S5P_PWR_STA_CNT                 4
183 
184 #define S5P_PWR_STABLE_COUNT            85500
185 
186 #define S5P_SLEEP_CFG_OSC_EN            (1 << 0)
187 #define S5P_SLEEP_CFG_USBOSC_EN         (1 << 1)
188 
189 /* OTHERS Resgister */
190 #define S5P_OTHERS_USB_SIG_MASK         (1 << 16)
191 
192 /* S5P_DAC_CONTROL */
193 #define S5P_DAC_ENABLE                  (1)
194 #define S5P_DAC_DISABLE                 (0)
195 
196 #endif /* __ASM_ARCH_REGS_CLOCK_H */
197 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php