~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/arch/arm64/include/asm/pgtable-hwdef.h

Version: ~ [ linux-6.11.5 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.58 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.114 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.169 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.228 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.284 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.322 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.9 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

  1 /* SPDX-License-Identifier: GPL-2.0-only */
  2 /*
  3  * Copyright (C) 2012 ARM Ltd.
  4  */
  5 #ifndef __ASM_PGTABLE_HWDEF_H
  6 #define __ASM_PGTABLE_HWDEF_H
  7 
  8 #include <asm/memory.h>
  9 
 10 /*
 11  * Number of page-table levels required to address 'va_bits' wide
 12  * address, without section mapping. We resolve the top (va_bits - PAGE_SHIFT)
 13  * bits with (PAGE_SHIFT - 3) bits at each page table level. Hence:
 14  *
 15  *  levels = DIV_ROUND_UP((va_bits - PAGE_SHIFT), (PAGE_SHIFT - 3))
 16  *
 17  * where DIV_ROUND_UP(n, d) => (((n) + (d) - 1) / (d))
 18  *
 19  * We cannot include linux/kernel.h which defines DIV_ROUND_UP here
 20  * due to build issues. So we open code DIV_ROUND_UP here:
 21  *
 22  *      ((((va_bits) - PAGE_SHIFT) + (PAGE_SHIFT - 3) - 1) / (PAGE_SHIFT - 3))
 23  *
 24  * which gets simplified as :
 25  */
 26 #define ARM64_HW_PGTABLE_LEVELS(va_bits) (((va_bits) - 4) / (PAGE_SHIFT - 3))
 27 
 28 /*
 29  * Size mapped by an entry at level n ( -1 <= n <= 3)
 30  * We map (PAGE_SHIFT - 3) at all translation levels and PAGE_SHIFT bits
 31  * in the final page. The maximum number of translation levels supported by
 32  * the architecture is 5. Hence, starting at level n, we have further
 33  * ((4 - n) - 1) levels of translation excluding the offset within the page.
 34  * So, the total number of bits mapped by an entry at level n is :
 35  *
 36  *  ((4 - n) - 1) * (PAGE_SHIFT - 3) + PAGE_SHIFT
 37  *
 38  * Rearranging it a bit we get :
 39  *   (4 - n) * (PAGE_SHIFT - 3) + 3
 40  */
 41 #define ARM64_HW_PGTABLE_LEVEL_SHIFT(n) ((PAGE_SHIFT - 3) * (4 - (n)) + 3)
 42 
 43 #define PTRS_PER_PTE            (1 << (PAGE_SHIFT - 3))
 44 
 45 /*
 46  * PMD_SHIFT determines the size a level 2 page table entry can map.
 47  */
 48 #if CONFIG_PGTABLE_LEVELS > 2
 49 #define PMD_SHIFT               ARM64_HW_PGTABLE_LEVEL_SHIFT(2)
 50 #define PMD_SIZE                (_AC(1, UL) << PMD_SHIFT)
 51 #define PMD_MASK                (~(PMD_SIZE-1))
 52 #define PTRS_PER_PMD            (1 << (PAGE_SHIFT - 3))
 53 #endif
 54 
 55 /*
 56  * PUD_SHIFT determines the size a level 1 page table entry can map.
 57  */
 58 #if CONFIG_PGTABLE_LEVELS > 3
 59 #define PUD_SHIFT               ARM64_HW_PGTABLE_LEVEL_SHIFT(1)
 60 #define PUD_SIZE                (_AC(1, UL) << PUD_SHIFT)
 61 #define PUD_MASK                (~(PUD_SIZE-1))
 62 #define PTRS_PER_PUD            (1 << (PAGE_SHIFT - 3))
 63 #endif
 64 
 65 #if CONFIG_PGTABLE_LEVELS > 4
 66 #define P4D_SHIFT               ARM64_HW_PGTABLE_LEVEL_SHIFT(0)
 67 #define P4D_SIZE                (_AC(1, UL) << P4D_SHIFT)
 68 #define P4D_MASK                (~(P4D_SIZE-1))
 69 #define PTRS_PER_P4D            (1 << (PAGE_SHIFT - 3))
 70 #endif
 71 
 72 /*
 73  * PGDIR_SHIFT determines the size a top-level page table entry can map
 74  * (depending on the configuration, this level can be -1, 0, 1 or 2).
 75  */
 76 #define PGDIR_SHIFT             ARM64_HW_PGTABLE_LEVEL_SHIFT(4 - CONFIG_PGTABLE_LEVELS)
 77 #define PGDIR_SIZE              (_AC(1, UL) << PGDIR_SHIFT)
 78 #define PGDIR_MASK              (~(PGDIR_SIZE-1))
 79 #define PTRS_PER_PGD            (1 << (VA_BITS - PGDIR_SHIFT))
 80 
 81 /*
 82  * Contiguous page definitions.
 83  */
 84 #define CONT_PTE_SHIFT          (CONFIG_ARM64_CONT_PTE_SHIFT + PAGE_SHIFT)
 85 #define CONT_PTES               (1 << (CONT_PTE_SHIFT - PAGE_SHIFT))
 86 #define CONT_PTE_SIZE           (CONT_PTES * PAGE_SIZE)
 87 #define CONT_PTE_MASK           (~(CONT_PTE_SIZE - 1))
 88 
 89 #define CONT_PMD_SHIFT          (CONFIG_ARM64_CONT_PMD_SHIFT + PMD_SHIFT)
 90 #define CONT_PMDS               (1 << (CONT_PMD_SHIFT - PMD_SHIFT))
 91 #define CONT_PMD_SIZE           (CONT_PMDS * PMD_SIZE)
 92 #define CONT_PMD_MASK           (~(CONT_PMD_SIZE - 1))
 93 
 94 /*
 95  * Hardware page table definitions.
 96  *
 97  * Level -1 descriptor (PGD).
 98  */
 99 #define PGD_TYPE_TABLE          (_AT(pgdval_t, 3) << 0)
100 #define PGD_TABLE_BIT           (_AT(pgdval_t, 1) << 1)
101 #define PGD_TYPE_MASK           (_AT(pgdval_t, 3) << 0)
102 #define PGD_TABLE_PXN           (_AT(pgdval_t, 1) << 59)
103 #define PGD_TABLE_UXN           (_AT(pgdval_t, 1) << 60)
104 
105 /*
106  * Level 0 descriptor (P4D).
107  */
108 #define P4D_TYPE_TABLE          (_AT(p4dval_t, 3) << 0)
109 #define P4D_TABLE_BIT           (_AT(p4dval_t, 1) << 1)
110 #define P4D_TYPE_MASK           (_AT(p4dval_t, 3) << 0)
111 #define P4D_TYPE_SECT           (_AT(p4dval_t, 1) << 0)
112 #define P4D_SECT_RDONLY         (_AT(p4dval_t, 1) << 7)         /* AP[2] */
113 #define P4D_TABLE_PXN           (_AT(p4dval_t, 1) << 59)
114 #define P4D_TABLE_UXN           (_AT(p4dval_t, 1) << 60)
115 
116 /*
117  * Level 1 descriptor (PUD).
118  */
119 #define PUD_TYPE_TABLE          (_AT(pudval_t, 3) << 0)
120 #define PUD_TABLE_BIT           (_AT(pudval_t, 1) << 1)
121 #define PUD_TYPE_MASK           (_AT(pudval_t, 3) << 0)
122 #define PUD_TYPE_SECT           (_AT(pudval_t, 1) << 0)
123 #define PUD_SECT_RDONLY         (_AT(pudval_t, 1) << 7)         /* AP[2] */
124 #define PUD_TABLE_PXN           (_AT(pudval_t, 1) << 59)
125 #define PUD_TABLE_UXN           (_AT(pudval_t, 1) << 60)
126 
127 /*
128  * Level 2 descriptor (PMD).
129  */
130 #define PMD_TYPE_MASK           (_AT(pmdval_t, 3) << 0)
131 #define PMD_TYPE_TABLE          (_AT(pmdval_t, 3) << 0)
132 #define PMD_TYPE_SECT           (_AT(pmdval_t, 1) << 0)
133 #define PMD_TABLE_BIT           (_AT(pmdval_t, 1) << 1)
134 
135 /*
136  * Section
137  */
138 #define PMD_SECT_VALID          (_AT(pmdval_t, 1) << 0)
139 #define PMD_SECT_USER           (_AT(pmdval_t, 1) << 6)         /* AP[1] */
140 #define PMD_SECT_RDONLY         (_AT(pmdval_t, 1) << 7)         /* AP[2] */
141 #define PMD_SECT_S              (_AT(pmdval_t, 3) << 8)
142 #define PMD_SECT_AF             (_AT(pmdval_t, 1) << 10)
143 #define PMD_SECT_NG             (_AT(pmdval_t, 1) << 11)
144 #define PMD_SECT_CONT           (_AT(pmdval_t, 1) << 52)
145 #define PMD_SECT_PXN            (_AT(pmdval_t, 1) << 53)
146 #define PMD_SECT_UXN            (_AT(pmdval_t, 1) << 54)
147 #define PMD_TABLE_PXN           (_AT(pmdval_t, 1) << 59)
148 #define PMD_TABLE_UXN           (_AT(pmdval_t, 1) << 60)
149 
150 /*
151  * AttrIndx[2:0] encoding (mapping attributes defined in the MAIR* registers).
152  */
153 #define PMD_ATTRINDX(t)         (_AT(pmdval_t, (t)) << 2)
154 #define PMD_ATTRINDX_MASK       (_AT(pmdval_t, 7) << 2)
155 
156 /*
157  * Level 3 descriptor (PTE).
158  */
159 #define PTE_VALID               (_AT(pteval_t, 1) << 0)
160 #define PTE_TYPE_MASK           (_AT(pteval_t, 3) << 0)
161 #define PTE_TYPE_PAGE           (_AT(pteval_t, 3) << 0)
162 #define PTE_TABLE_BIT           (_AT(pteval_t, 1) << 1)
163 #define PTE_USER                (_AT(pteval_t, 1) << 6)         /* AP[1] */
164 #define PTE_RDONLY              (_AT(pteval_t, 1) << 7)         /* AP[2] */
165 #define PTE_SHARED              (_AT(pteval_t, 3) << 8)         /* SH[1:0], inner shareable */
166 #define PTE_AF                  (_AT(pteval_t, 1) << 10)        /* Access Flag */
167 #define PTE_NG                  (_AT(pteval_t, 1) << 11)        /* nG */
168 #define PTE_GP                  (_AT(pteval_t, 1) << 50)        /* BTI guarded */
169 #define PTE_DBM                 (_AT(pteval_t, 1) << 51)        /* Dirty Bit Management */
170 #define PTE_CONT                (_AT(pteval_t, 1) << 52)        /* Contiguous range */
171 #define PTE_PXN                 (_AT(pteval_t, 1) << 53)        /* Privileged XN */
172 #define PTE_UXN                 (_AT(pteval_t, 1) << 54)        /* User XN */
173 #define PTE_SWBITS_MASK         _AT(pteval_t, (BIT(63) | GENMASK(58, 55)))
174 
175 #define PTE_ADDR_LOW            (((_AT(pteval_t, 1) << (50 - PAGE_SHIFT)) - 1) << PAGE_SHIFT)
176 #ifdef CONFIG_ARM64_PA_BITS_52
177 #ifdef CONFIG_ARM64_64K_PAGES
178 #define PTE_ADDR_HIGH           (_AT(pteval_t, 0xf) << 12)
179 #define PTE_ADDR_HIGH_SHIFT     36
180 #define PHYS_TO_PTE_ADDR_MASK   (PTE_ADDR_LOW | PTE_ADDR_HIGH)
181 #else
182 #define PTE_ADDR_HIGH           (_AT(pteval_t, 0x3) << 8)
183 #define PTE_ADDR_HIGH_SHIFT     42
184 #define PHYS_TO_PTE_ADDR_MASK   GENMASK_ULL(49, 8)
185 #endif
186 #endif
187 
188 /*
189  * AttrIndx[2:0] encoding (mapping attributes defined in the MAIR* registers).
190  */
191 #define PTE_ATTRINDX(t)         (_AT(pteval_t, (t)) << 2)
192 #define PTE_ATTRINDX_MASK       (_AT(pteval_t, 7) << 2)
193 
194 /*
195  * PIIndex[3:0] encoding (Permission Indirection Extension)
196  */
197 #define PTE_PI_IDX_0    6       /* AP[1], USER */
198 #define PTE_PI_IDX_1    51      /* DBM */
199 #define PTE_PI_IDX_2    53      /* PXN */
200 #define PTE_PI_IDX_3    54      /* UXN */
201 
202 /*
203  * Memory Attribute override for Stage-2 (MemAttr[3:0])
204  */
205 #define PTE_S2_MEMATTR(t)       (_AT(pteval_t, (t)) << 2)
206 
207 /*
208  * Highest possible physical address supported.
209  */
210 #define PHYS_MASK_SHIFT         (CONFIG_ARM64_PA_BITS)
211 #define PHYS_MASK               ((UL(1) << PHYS_MASK_SHIFT) - 1)
212 
213 #define TTBR_CNP_BIT            (UL(1) << 0)
214 
215 /*
216  * TCR flags.
217  */
218 #define TCR_T0SZ_OFFSET         0
219 #define TCR_T1SZ_OFFSET         16
220 #define TCR_T0SZ(x)             ((UL(64) - (x)) << TCR_T0SZ_OFFSET)
221 #define TCR_T1SZ(x)             ((UL(64) - (x)) << TCR_T1SZ_OFFSET)
222 #define TCR_TxSZ(x)             (TCR_T0SZ(x) | TCR_T1SZ(x))
223 #define TCR_TxSZ_WIDTH          6
224 #define TCR_T0SZ_MASK           (((UL(1) << TCR_TxSZ_WIDTH) - 1) << TCR_T0SZ_OFFSET)
225 #define TCR_T1SZ_MASK           (((UL(1) << TCR_TxSZ_WIDTH) - 1) << TCR_T1SZ_OFFSET)
226 
227 #define TCR_EPD0_SHIFT          7
228 #define TCR_EPD0_MASK           (UL(1) << TCR_EPD0_SHIFT)
229 #define TCR_IRGN0_SHIFT         8
230 #define TCR_IRGN0_MASK          (UL(3) << TCR_IRGN0_SHIFT)
231 #define TCR_IRGN0_NC            (UL(0) << TCR_IRGN0_SHIFT)
232 #define TCR_IRGN0_WBWA          (UL(1) << TCR_IRGN0_SHIFT)
233 #define TCR_IRGN0_WT            (UL(2) << TCR_IRGN0_SHIFT)
234 #define TCR_IRGN0_WBnWA         (UL(3) << TCR_IRGN0_SHIFT)
235 
236 #define TCR_EPD1_SHIFT          23
237 #define TCR_EPD1_MASK           (UL(1) << TCR_EPD1_SHIFT)
238 #define TCR_IRGN1_SHIFT         24
239 #define TCR_IRGN1_MASK          (UL(3) << TCR_IRGN1_SHIFT)
240 #define TCR_IRGN1_NC            (UL(0) << TCR_IRGN1_SHIFT)
241 #define TCR_IRGN1_WBWA          (UL(1) << TCR_IRGN1_SHIFT)
242 #define TCR_IRGN1_WT            (UL(2) << TCR_IRGN1_SHIFT)
243 #define TCR_IRGN1_WBnWA         (UL(3) << TCR_IRGN1_SHIFT)
244 
245 #define TCR_IRGN_NC             (TCR_IRGN0_NC | TCR_IRGN1_NC)
246 #define TCR_IRGN_WBWA           (TCR_IRGN0_WBWA | TCR_IRGN1_WBWA)
247 #define TCR_IRGN_WT             (TCR_IRGN0_WT | TCR_IRGN1_WT)
248 #define TCR_IRGN_WBnWA          (TCR_IRGN0_WBnWA | TCR_IRGN1_WBnWA)
249 #define TCR_IRGN_MASK           (TCR_IRGN0_MASK | TCR_IRGN1_MASK)
250 
251 
252 #define TCR_ORGN0_SHIFT         10
253 #define TCR_ORGN0_MASK          (UL(3) << TCR_ORGN0_SHIFT)
254 #define TCR_ORGN0_NC            (UL(0) << TCR_ORGN0_SHIFT)
255 #define TCR_ORGN0_WBWA          (UL(1) << TCR_ORGN0_SHIFT)
256 #define TCR_ORGN0_WT            (UL(2) << TCR_ORGN0_SHIFT)
257 #define TCR_ORGN0_WBnWA         (UL(3) << TCR_ORGN0_SHIFT)
258 
259 #define TCR_ORGN1_SHIFT         26
260 #define TCR_ORGN1_MASK          (UL(3) << TCR_ORGN1_SHIFT)
261 #define TCR_ORGN1_NC            (UL(0) << TCR_ORGN1_SHIFT)
262 #define TCR_ORGN1_WBWA          (UL(1) << TCR_ORGN1_SHIFT)
263 #define TCR_ORGN1_WT            (UL(2) << TCR_ORGN1_SHIFT)
264 #define TCR_ORGN1_WBnWA         (UL(3) << TCR_ORGN1_SHIFT)
265 
266 #define TCR_ORGN_NC             (TCR_ORGN0_NC | TCR_ORGN1_NC)
267 #define TCR_ORGN_WBWA           (TCR_ORGN0_WBWA | TCR_ORGN1_WBWA)
268 #define TCR_ORGN_WT             (TCR_ORGN0_WT | TCR_ORGN1_WT)
269 #define TCR_ORGN_WBnWA          (TCR_ORGN0_WBnWA | TCR_ORGN1_WBnWA)
270 #define TCR_ORGN_MASK           (TCR_ORGN0_MASK | TCR_ORGN1_MASK)
271 
272 #define TCR_SH0_SHIFT           12
273 #define TCR_SH0_MASK            (UL(3) << TCR_SH0_SHIFT)
274 #define TCR_SH0_INNER           (UL(3) << TCR_SH0_SHIFT)
275 
276 #define TCR_SH1_SHIFT           28
277 #define TCR_SH1_MASK            (UL(3) << TCR_SH1_SHIFT)
278 #define TCR_SH1_INNER           (UL(3) << TCR_SH1_SHIFT)
279 #define TCR_SHARED              (TCR_SH0_INNER | TCR_SH1_INNER)
280 
281 #define TCR_TG0_SHIFT           14
282 #define TCR_TG0_MASK            (UL(3) << TCR_TG0_SHIFT)
283 #define TCR_TG0_4K              (UL(0) << TCR_TG0_SHIFT)
284 #define TCR_TG0_64K             (UL(1) << TCR_TG0_SHIFT)
285 #define TCR_TG0_16K             (UL(2) << TCR_TG0_SHIFT)
286 
287 #define TCR_TG1_SHIFT           30
288 #define TCR_TG1_MASK            (UL(3) << TCR_TG1_SHIFT)
289 #define TCR_TG1_16K             (UL(1) << TCR_TG1_SHIFT)
290 #define TCR_TG1_4K              (UL(2) << TCR_TG1_SHIFT)
291 #define TCR_TG1_64K             (UL(3) << TCR_TG1_SHIFT)
292 
293 #define TCR_IPS_SHIFT           32
294 #define TCR_IPS_MASK            (UL(7) << TCR_IPS_SHIFT)
295 #define TCR_A1                  (UL(1) << 22)
296 #define TCR_ASID16              (UL(1) << 36)
297 #define TCR_TBI0                (UL(1) << 37)
298 #define TCR_TBI1                (UL(1) << 38)
299 #define TCR_HA                  (UL(1) << 39)
300 #define TCR_HD                  (UL(1) << 40)
301 #define TCR_TBID0               (UL(1) << 51)
302 #define TCR_TBID1               (UL(1) << 52)
303 #define TCR_NFD0                (UL(1) << 53)
304 #define TCR_NFD1                (UL(1) << 54)
305 #define TCR_E0PD0               (UL(1) << 55)
306 #define TCR_E0PD1               (UL(1) << 56)
307 #define TCR_TCMA0               (UL(1) << 57)
308 #define TCR_TCMA1               (UL(1) << 58)
309 #define TCR_DS                  (UL(1) << 59)
310 
311 /*
312  * TTBR.
313  */
314 #ifdef CONFIG_ARM64_PA_BITS_52
315 /*
316  * TTBR_ELx[1] is RES0 in this configuration.
317  */
318 #define TTBR_BADDR_MASK_52      GENMASK_ULL(47, 2)
319 #endif
320 
321 #ifdef CONFIG_ARM64_VA_BITS_52
322 /* Must be at least 64-byte aligned to prevent corruption of the TTBR */
323 #define TTBR1_BADDR_4852_OFFSET (((UL(1) << (52 - PGDIR_SHIFT)) - \
324                                  (UL(1) << (48 - PGDIR_SHIFT))) * 8)
325 #endif
326 
327 #endif
328 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php