~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/arch/arm64/include/asm/pgtable-prot.h

Version: ~ [ linux-6.11-rc3 ] ~ [ linux-6.10.4 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.45 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.104 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.164 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.223 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.281 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.319 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.9 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

  1 /* SPDX-License-Identifier: GPL-2.0-only */
  2 /*
  3  * Copyright (C) 2016 ARM Ltd.
  4  */
  5 #ifndef __ASM_PGTABLE_PROT_H
  6 #define __ASM_PGTABLE_PROT_H
  7 
  8 #include <asm/memory.h>
  9 #include <asm/pgtable-hwdef.h>
 10 
 11 #include <linux/const.h>
 12 
 13 /*
 14  * Software defined PTE bits definition.
 15  */
 16 #define PTE_WRITE               (PTE_DBM)                /* same as DBM (51) */
 17 #define PTE_SWP_EXCLUSIVE       (_AT(pteval_t, 1) << 2)  /* only for swp ptes */
 18 #define PTE_DIRTY               (_AT(pteval_t, 1) << 55)
 19 #define PTE_SPECIAL             (_AT(pteval_t, 1) << 56)
 20 #define PTE_DEVMAP              (_AT(pteval_t, 1) << 57)
 21 
 22 /*
 23  * PTE_PRESENT_INVALID=1 & PTE_VALID=0 indicates that the pte's fields should be
 24  * interpreted according to the HW layout by SW but any attempted HW access to
 25  * the address will result in a fault. pte_present() returns true.
 26  */
 27 #define PTE_PRESENT_INVALID     (PTE_NG)                 /* only when !PTE_VALID */
 28 
 29 #ifdef CONFIG_HAVE_ARCH_USERFAULTFD_WP
 30 #define PTE_UFFD_WP             (_AT(pteval_t, 1) << 58) /* uffd-wp tracking */
 31 #define PTE_SWP_UFFD_WP         (_AT(pteval_t, 1) << 3)  /* only for swp ptes */
 32 #else
 33 #define PTE_UFFD_WP             (_AT(pteval_t, 0))
 34 #define PTE_SWP_UFFD_WP         (_AT(pteval_t, 0))
 35 #endif /* CONFIG_HAVE_ARCH_USERFAULTFD_WP */
 36 
 37 #define _PROT_DEFAULT           (PTE_TYPE_PAGE | PTE_AF | PTE_SHARED)
 38 #define _PROT_SECT_DEFAULT      (PMD_TYPE_SECT | PMD_SECT_AF | PMD_SECT_S)
 39 
 40 #define PROT_DEFAULT            (PTE_TYPE_PAGE | PTE_MAYBE_NG | PTE_MAYBE_SHARED | PTE_AF)
 41 #define PROT_SECT_DEFAULT       (PMD_TYPE_SECT | PMD_MAYBE_NG | PMD_MAYBE_SHARED | PMD_SECT_AF)
 42 
 43 #define PROT_DEVICE_nGnRnE      (PROT_DEFAULT | PTE_PXN | PTE_UXN | PTE_WRITE | PTE_ATTRINDX(MT_DEVICE_nGnRnE))
 44 #define PROT_DEVICE_nGnRE       (PROT_DEFAULT | PTE_PXN | PTE_UXN | PTE_WRITE | PTE_ATTRINDX(MT_DEVICE_nGnRE))
 45 #define PROT_NORMAL_NC          (PROT_DEFAULT | PTE_PXN | PTE_UXN | PTE_WRITE | PTE_ATTRINDX(MT_NORMAL_NC))
 46 #define PROT_NORMAL             (PROT_DEFAULT | PTE_PXN | PTE_UXN | PTE_WRITE | PTE_ATTRINDX(MT_NORMAL))
 47 #define PROT_NORMAL_TAGGED      (PROT_DEFAULT | PTE_PXN | PTE_UXN | PTE_WRITE | PTE_ATTRINDX(MT_NORMAL_TAGGED))
 48 
 49 #define PROT_SECT_DEVICE_nGnRE  (PROT_SECT_DEFAULT | PMD_SECT_PXN | PMD_SECT_UXN | PMD_ATTRINDX(MT_DEVICE_nGnRE))
 50 #define PROT_SECT_NORMAL        (PROT_SECT_DEFAULT | PMD_SECT_PXN | PMD_SECT_UXN | PTE_WRITE | PMD_ATTRINDX(MT_NORMAL))
 51 #define PROT_SECT_NORMAL_EXEC   (PROT_SECT_DEFAULT | PMD_SECT_UXN | PMD_ATTRINDX(MT_NORMAL))
 52 
 53 #define _PAGE_DEFAULT           (_PROT_DEFAULT | PTE_ATTRINDX(MT_NORMAL))
 54 
 55 #define _PAGE_KERNEL            (PROT_NORMAL)
 56 #define _PAGE_KERNEL_RO         ((PROT_NORMAL & ~PTE_WRITE) | PTE_RDONLY)
 57 #define _PAGE_KERNEL_ROX        ((PROT_NORMAL & ~(PTE_WRITE | PTE_PXN)) | PTE_RDONLY)
 58 #define _PAGE_KERNEL_EXEC       (PROT_NORMAL & ~PTE_PXN)
 59 #define _PAGE_KERNEL_EXEC_CONT  ((PROT_NORMAL & ~PTE_PXN) | PTE_CONT)
 60 
 61 #define _PAGE_SHARED            (_PAGE_DEFAULT | PTE_USER | PTE_RDONLY | PTE_NG | PTE_PXN | PTE_UXN | PTE_WRITE)
 62 #define _PAGE_SHARED_EXEC       (_PAGE_DEFAULT | PTE_USER | PTE_RDONLY | PTE_NG | PTE_PXN | PTE_WRITE)
 63 #define _PAGE_READONLY          (_PAGE_DEFAULT | PTE_USER | PTE_RDONLY | PTE_NG | PTE_PXN | PTE_UXN)
 64 #define _PAGE_READONLY_EXEC     (_PAGE_DEFAULT | PTE_USER | PTE_RDONLY | PTE_NG | PTE_PXN)
 65 #define _PAGE_EXECONLY          (_PAGE_DEFAULT | PTE_RDONLY | PTE_NG | PTE_PXN)
 66 
 67 #ifndef __ASSEMBLY__
 68 
 69 #include <asm/cpufeature.h>
 70 #include <asm/pgtable-types.h>
 71 
 72 extern bool arm64_use_ng_mappings;
 73 
 74 #define PTE_MAYBE_NG            (arm64_use_ng_mappings ? PTE_NG : 0)
 75 #define PMD_MAYBE_NG            (arm64_use_ng_mappings ? PMD_SECT_NG : 0)
 76 
 77 #ifndef CONFIG_ARM64_LPA2
 78 #define lpa2_is_enabled()       false
 79 #define PTE_MAYBE_SHARED        PTE_SHARED
 80 #define PMD_MAYBE_SHARED        PMD_SECT_S
 81 #else
 82 static inline bool __pure lpa2_is_enabled(void)
 83 {
 84         return read_tcr() & TCR_DS;
 85 }
 86 
 87 #define PTE_MAYBE_SHARED        (lpa2_is_enabled() ? 0 : PTE_SHARED)
 88 #define PMD_MAYBE_SHARED        (lpa2_is_enabled() ? 0 : PMD_SECT_S)
 89 #endif
 90 
 91 /*
 92  * If we have userspace only BTI we don't want to mark kernel pages
 93  * guarded even if the system does support BTI.
 94  */
 95 #define PTE_MAYBE_GP            (system_supports_bti_kernel() ? PTE_GP : 0)
 96 
 97 #define PAGE_KERNEL             __pgprot(_PAGE_KERNEL)
 98 #define PAGE_KERNEL_RO          __pgprot(_PAGE_KERNEL_RO)
 99 #define PAGE_KERNEL_ROX         __pgprot(_PAGE_KERNEL_ROX)
100 #define PAGE_KERNEL_EXEC        __pgprot(_PAGE_KERNEL_EXEC)
101 #define PAGE_KERNEL_EXEC_CONT   __pgprot(_PAGE_KERNEL_EXEC_CONT)
102 
103 #define PAGE_S2_MEMATTR(attr, has_fwb)                                  \
104         ({                                                              \
105                 u64 __val;                                              \
106                 if (has_fwb)                                            \
107                         __val = PTE_S2_MEMATTR(MT_S2_FWB_ ## attr);     \
108                 else                                                    \
109                         __val = PTE_S2_MEMATTR(MT_S2_ ## attr);         \
110                 __val;                                                  \
111          })
112 
113 #define PAGE_NONE               __pgprot(((_PAGE_DEFAULT) & ~PTE_VALID) | PTE_PRESENT_INVALID | PTE_RDONLY | PTE_NG | PTE_PXN | PTE_UXN)
114 /* shared+writable pages are clean by default, hence PTE_RDONLY|PTE_WRITE */
115 #define PAGE_SHARED             __pgprot(_PAGE_SHARED)
116 #define PAGE_SHARED_EXEC        __pgprot(_PAGE_SHARED_EXEC)
117 #define PAGE_READONLY           __pgprot(_PAGE_READONLY)
118 #define PAGE_READONLY_EXEC      __pgprot(_PAGE_READONLY_EXEC)
119 #define PAGE_EXECONLY           __pgprot(_PAGE_EXECONLY)
120 
121 #endif /* __ASSEMBLY__ */
122 
123 #define pte_pi_index(pte) ( \
124         ((pte & BIT(PTE_PI_IDX_3)) >> (PTE_PI_IDX_3 - 3)) | \
125         ((pte & BIT(PTE_PI_IDX_2)) >> (PTE_PI_IDX_2 - 2)) | \
126         ((pte & BIT(PTE_PI_IDX_1)) >> (PTE_PI_IDX_1 - 1)) | \
127         ((pte & BIT(PTE_PI_IDX_0)) >> (PTE_PI_IDX_0 - 0)))
128 
129 /*
130  * Page types used via Permission Indirection Extension (PIE). PIE uses
131  * the USER, DBM, PXN and UXN bits to to generate an index which is used
132  * to look up the actual permission in PIR_ELx and PIRE0_EL1. We define
133  * combinations we use on non-PIE systems with the same encoding, for
134  * convenience these are listed here as comments as are the unallocated
135  * encodings.
136  */
137 
138 /* 0: PAGE_DEFAULT                                                  */
139 /* 1:                                                      PTE_USER */
140 /* 2:                                          PTE_WRITE            */
141 /* 3:                                          PTE_WRITE | PTE_USER */
142 /* 4: PAGE_EXECONLY                  PTE_PXN                        */
143 /* 5: PAGE_READONLY_EXEC             PTE_PXN |             PTE_USER */
144 /* 6:                                PTE_PXN | PTE_WRITE            */
145 /* 7: PAGE_SHARED_EXEC               PTE_PXN | PTE_WRITE | PTE_USER */
146 /* 8: PAGE_KERNEL_ROX      PTE_UXN                                  */
147 /* 9:                      PTE_UXN |                       PTE_USER */
148 /* a: PAGE_KERNEL_EXEC     PTE_UXN |           PTE_WRITE            */
149 /* b:                      PTE_UXN |           PTE_WRITE | PTE_USER */
150 /* c: PAGE_KERNEL_RO       PTE_UXN | PTE_PXN                        */
151 /* d: PAGE_READONLY        PTE_UXN | PTE_PXN |             PTE_USER */
152 /* e: PAGE_KERNEL          PTE_UXN | PTE_PXN | PTE_WRITE            */
153 /* f: PAGE_SHARED          PTE_UXN | PTE_PXN | PTE_WRITE | PTE_USER */
154 
155 #define PIE_E0  ( \
156         PIRx_ELx_PERM(pte_pi_index(_PAGE_EXECONLY),      PIE_X_O) | \
157         PIRx_ELx_PERM(pte_pi_index(_PAGE_READONLY_EXEC), PIE_RX)  | \
158         PIRx_ELx_PERM(pte_pi_index(_PAGE_SHARED_EXEC),   PIE_RWX) | \
159         PIRx_ELx_PERM(pte_pi_index(_PAGE_READONLY),      PIE_R)   | \
160         PIRx_ELx_PERM(pte_pi_index(_PAGE_SHARED),        PIE_RW))
161 
162 #define PIE_E1  ( \
163         PIRx_ELx_PERM(pte_pi_index(_PAGE_EXECONLY),      PIE_NONE_O) | \
164         PIRx_ELx_PERM(pte_pi_index(_PAGE_READONLY_EXEC), PIE_R)      | \
165         PIRx_ELx_PERM(pte_pi_index(_PAGE_SHARED_EXEC),   PIE_RW)     | \
166         PIRx_ELx_PERM(pte_pi_index(_PAGE_READONLY),      PIE_R)      | \
167         PIRx_ELx_PERM(pte_pi_index(_PAGE_SHARED),        PIE_RW)     | \
168         PIRx_ELx_PERM(pte_pi_index(_PAGE_KERNEL_ROX),    PIE_RX)     | \
169         PIRx_ELx_PERM(pte_pi_index(_PAGE_KERNEL_EXEC),   PIE_RWX)    | \
170         PIRx_ELx_PERM(pte_pi_index(_PAGE_KERNEL_RO),     PIE_R)      | \
171         PIRx_ELx_PERM(pte_pi_index(_PAGE_KERNEL),        PIE_RW))
172 
173 #endif /* __ASM_PGTABLE_PROT_H */
174 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php