~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/include/dt-bindings/clock/mt7629-clk.h

Version: ~ [ linux-6.11.5 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.58 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.114 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.169 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.228 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.284 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.322 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.9 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

  1 /* SPDX-License-Identifier: GPL-2.0 */
  2 /*
  3  * Copyright (C) 2018 MediaTek Inc.
  4  */
  5 
  6 #ifndef _DT_BINDINGS_CLK_MT7629_H
  7 #define _DT_BINDINGS_CLK_MT7629_H
  8 
  9 /* TOPCKGEN */
 10 #define CLK_TOP_TO_U2_PHY               0
 11 #define CLK_TOP_TO_U2_PHY_1P            1
 12 #define CLK_TOP_PCIE0_PIPE_EN           2
 13 #define CLK_TOP_PCIE1_PIPE_EN           3
 14 #define CLK_TOP_SSUSB_TX250M            4
 15 #define CLK_TOP_SSUSB_EQ_RX250M         5
 16 #define CLK_TOP_SSUSB_CDR_REF           6
 17 #define CLK_TOP_SSUSB_CDR_FB            7
 18 #define CLK_TOP_SATA_ASIC               8
 19 #define CLK_TOP_SATA_RBC                9
 20 #define CLK_TOP_TO_USB3_SYS             10
 21 #define CLK_TOP_P1_1MHZ                 11
 22 #define CLK_TOP_4MHZ                    12
 23 #define CLK_TOP_P0_1MHZ                 13
 24 #define CLK_TOP_ETH_500M                14
 25 #define CLK_TOP_TXCLK_SRC_PRE           15
 26 #define CLK_TOP_RTC                     16
 27 #define CLK_TOP_PWM_QTR_26M             17
 28 #define CLK_TOP_CPUM_TCK_IN             18
 29 #define CLK_TOP_TO_USB3_DA_TOP          19
 30 #define CLK_TOP_MEMPLL                  20
 31 #define CLK_TOP_DMPLL                   21
 32 #define CLK_TOP_DMPLL_D4                22
 33 #define CLK_TOP_DMPLL_D8                23
 34 #define CLK_TOP_SYSPLL_D2               24
 35 #define CLK_TOP_SYSPLL1_D2              25
 36 #define CLK_TOP_SYSPLL1_D4              26
 37 #define CLK_TOP_SYSPLL1_D8              27
 38 #define CLK_TOP_SYSPLL1_D16             28
 39 #define CLK_TOP_SYSPLL2_D2              29
 40 #define CLK_TOP_SYSPLL2_D4              30
 41 #define CLK_TOP_SYSPLL2_D8              31
 42 #define CLK_TOP_SYSPLL_D5               32
 43 #define CLK_TOP_SYSPLL3_D2              33
 44 #define CLK_TOP_SYSPLL3_D4              34
 45 #define CLK_TOP_SYSPLL_D7               35
 46 #define CLK_TOP_SYSPLL4_D2              36
 47 #define CLK_TOP_SYSPLL4_D4              37
 48 #define CLK_TOP_SYSPLL4_D16             38
 49 #define CLK_TOP_UNIVPLL                 39
 50 #define CLK_TOP_UNIVPLL1_D2             40
 51 #define CLK_TOP_UNIVPLL1_D4             41
 52 #define CLK_TOP_UNIVPLL1_D8             42
 53 #define CLK_TOP_UNIVPLL_D3              43
 54 #define CLK_TOP_UNIVPLL2_D2             44
 55 #define CLK_TOP_UNIVPLL2_D4             45
 56 #define CLK_TOP_UNIVPLL2_D8             46
 57 #define CLK_TOP_UNIVPLL2_D16            47
 58 #define CLK_TOP_UNIVPLL_D5              48
 59 #define CLK_TOP_UNIVPLL3_D2             49
 60 #define CLK_TOP_UNIVPLL3_D4             50
 61 #define CLK_TOP_UNIVPLL3_D16            51
 62 #define CLK_TOP_UNIVPLL_D7              52
 63 #define CLK_TOP_UNIVPLL_D80_D4          53
 64 #define CLK_TOP_UNIV48M                 54
 65 #define CLK_TOP_SGMIIPLL_D2             55
 66 #define CLK_TOP_CLKXTAL_D4              56
 67 #define CLK_TOP_HD_FAXI                 57
 68 #define CLK_TOP_FAXI                    58
 69 #define CLK_TOP_F_FAUD_INTBUS           59
 70 #define CLK_TOP_AP2WBHIF_HCLK           60
 71 #define CLK_TOP_10M_INFRAO              61
 72 #define CLK_TOP_MSDC30_1                62
 73 #define CLK_TOP_SPI                     63
 74 #define CLK_TOP_SF                      64
 75 #define CLK_TOP_FLASH                   65
 76 #define CLK_TOP_TO_USB3_REF             66
 77 #define CLK_TOP_TO_USB3_MCU             67
 78 #define CLK_TOP_TO_USB3_DMA             68
 79 #define CLK_TOP_FROM_TOP_AHB            69
 80 #define CLK_TOP_FROM_TOP_AXI            70
 81 #define CLK_TOP_PCIE1_MAC_EN            71
 82 #define CLK_TOP_PCIE0_MAC_EN            72
 83 #define CLK_TOP_AXI_SEL                 73
 84 #define CLK_TOP_MEM_SEL                 74
 85 #define CLK_TOP_DDRPHYCFG_SEL           75
 86 #define CLK_TOP_ETH_SEL                 76
 87 #define CLK_TOP_PWM_SEL                 77
 88 #define CLK_TOP_F10M_REF_SEL            78
 89 #define CLK_TOP_NFI_INFRA_SEL           79
 90 #define CLK_TOP_FLASH_SEL               80
 91 #define CLK_TOP_UART_SEL                81
 92 #define CLK_TOP_SPI0_SEL                82
 93 #define CLK_TOP_SPI1_SEL                83
 94 #define CLK_TOP_MSDC50_0_SEL            84
 95 #define CLK_TOP_MSDC30_0_SEL            85
 96 #define CLK_TOP_MSDC30_1_SEL            86
 97 #define CLK_TOP_AP2WBMCU_SEL            87
 98 #define CLK_TOP_AP2WBHIF_SEL            88
 99 #define CLK_TOP_AUDIO_SEL               89
100 #define CLK_TOP_AUD_INTBUS_SEL          90
101 #define CLK_TOP_PMICSPI_SEL             91
102 #define CLK_TOP_SCP_SEL                 92
103 #define CLK_TOP_ATB_SEL                 93
104 #define CLK_TOP_HIF_SEL                 94
105 #define CLK_TOP_SATA_SEL                95
106 #define CLK_TOP_U2_SEL                  96
107 #define CLK_TOP_AUD1_SEL                97
108 #define CLK_TOP_AUD2_SEL                98
109 #define CLK_TOP_IRRX_SEL                99
110 #define CLK_TOP_IRTX_SEL                100
111 #define CLK_TOP_SATA_MCU_SEL            101
112 #define CLK_TOP_PCIE0_MCU_SEL           102
113 #define CLK_TOP_PCIE1_MCU_SEL           103
114 #define CLK_TOP_SSUSB_MCU_SEL           104
115 #define CLK_TOP_CRYPTO_SEL              105
116 #define CLK_TOP_SGMII_REF_1_SEL         106
117 #define CLK_TOP_10M_SEL                 107
118 #define CLK_TOP_NR_CLK                  108
119 
120 /* INFRACFG */
121 #define CLK_INFRA_MUX1_SEL              0
122 #define CLK_INFRA_DBGCLK_PD             1
123 #define CLK_INFRA_TRNG_PD               2
124 #define CLK_INFRA_DEVAPC_PD             3
125 #define CLK_INFRA_APXGPT_PD             4
126 #define CLK_INFRA_SEJ_PD                5
127 #define CLK_INFRA_NR_CLK                6
128 
129 /* PERICFG */
130 #define CLK_PERIBUS_SEL                 0
131 #define CLK_PERI_PWM1_PD                1
132 #define CLK_PERI_PWM2_PD                2
133 #define CLK_PERI_PWM3_PD                3
134 #define CLK_PERI_PWM4_PD                4
135 #define CLK_PERI_PWM5_PD                5
136 #define CLK_PERI_PWM6_PD                6
137 #define CLK_PERI_PWM7_PD                7
138 #define CLK_PERI_PWM_PD                 8
139 #define CLK_PERI_AP_DMA_PD              9
140 #define CLK_PERI_MSDC30_1_PD            10
141 #define CLK_PERI_UART0_PD               11
142 #define CLK_PERI_UART1_PD               12
143 #define CLK_PERI_UART2_PD               13
144 #define CLK_PERI_UART3_PD               14
145 #define CLK_PERI_BTIF_PD                15
146 #define CLK_PERI_I2C0_PD                16
147 #define CLK_PERI_SPI0_PD                17
148 #define CLK_PERI_SNFI_PD                18
149 #define CLK_PERI_NFI_PD                 19
150 #define CLK_PERI_NFIECC_PD              20
151 #define CLK_PERI_FLASH_PD               21
152 #define CLK_PERI_NR_CLK                 22
153 
154 /* APMIXEDSYS */
155 #define CLK_APMIXED_ARMPLL              0
156 #define CLK_APMIXED_MAINPLL             1
157 #define CLK_APMIXED_UNIV2PLL            2
158 #define CLK_APMIXED_ETH1PLL             3
159 #define CLK_APMIXED_ETH2PLL             4
160 #define CLK_APMIXED_SGMIPLL             5
161 #define CLK_APMIXED_MAIN_CORE_EN        6
162 #define CLK_APMIXED_NR_CLK              7
163 
164 /* SSUSBSYS */
165 #define CLK_SSUSB_U2_PHY_1P_EN          0
166 #define CLK_SSUSB_U2_PHY_EN             1
167 #define CLK_SSUSB_REF_EN                2
168 #define CLK_SSUSB_SYS_EN                3
169 #define CLK_SSUSB_MCU_EN                4
170 #define CLK_SSUSB_DMA_EN                5
171 #define CLK_SSUSB_NR_CLK                6
172 
173 /* PCIESYS */
174 #define CLK_PCIE_P1_AUX_EN              0
175 #define CLK_PCIE_P1_OBFF_EN             1
176 #define CLK_PCIE_P1_AHB_EN              2
177 #define CLK_PCIE_P1_AXI_EN              3
178 #define CLK_PCIE_P1_MAC_EN              4
179 #define CLK_PCIE_P1_PIPE_EN             5
180 #define CLK_PCIE_P0_AUX_EN              6
181 #define CLK_PCIE_P0_OBFF_EN             7
182 #define CLK_PCIE_P0_AHB_EN              8
183 #define CLK_PCIE_P0_AXI_EN              9
184 #define CLK_PCIE_P0_MAC_EN              10
185 #define CLK_PCIE_P0_PIPE_EN             11
186 #define CLK_PCIE_NR_CLK                 12
187 
188 /* ETHSYS */
189 #define CLK_ETH_FE_EN                   0
190 #define CLK_ETH_GP2_EN                  1
191 #define CLK_ETH_GP1_EN                  2
192 #define CLK_ETH_GP0_EN                  3
193 #define CLK_ETH_ESW_EN                  4
194 #define CLK_ETH_NR_CLK                  5
195 
196 /* SGMIISYS */
197 #define CLK_SGMII_TX_EN                 0
198 #define CLK_SGMII_RX_EN                 1
199 #define CLK_SGMII_CDR_REF               2
200 #define CLK_SGMII_CDR_FB                3
201 #define CLK_SGMII_NR_CLK                4
202 
203 #endif /* _DT_BINDINGS_CLK_MT7629_H */
204 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php