~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/include/dt-bindings/clock/r9a06g032-sysctrl.h

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

  1 /* SPDX-License-Identifier: GPL-2.0 */
  2 /*
  3  * R9A06G032 sysctrl IDs
  4  *
  5  * Copyright (C) 2018 Renesas Electronics Europe Limited
  6  *
  7  * Michel Pollet <michel.pollet@bp.renesas.com>, <buserror@gmail.com>
  8  */
  9 
 10 #ifndef __DT_BINDINGS_R9A06G032_SYSCTRL_H__
 11 #define __DT_BINDINGS_R9A06G032_SYSCTRL_H__
 12 
 13 #define R9A06G032_CLK_PLL_USB           1
 14 #define R9A06G032_CLK_48                1       /* AKA CLK_PLL_USB */
 15 #define R9A06G032_MSEBIS_CLK            3       /* AKA CLKOUT_D16 */
 16 #define R9A06G032_MSEBIM_CLK            3       /* AKA CLKOUT_D16 */
 17 #define R9A06G032_CLK_DDRPHY_PLLCLK     5       /* AKA CLKOUT_D1OR2 */
 18 #define R9A06G032_CLK50                 6       /* AKA CLKOUT_D20 */
 19 #define R9A06G032_CLK25                 7       /* AKA CLKOUT_D40 */
 20 #define R9A06G032_CLK125                9       /* AKA CLKOUT_D8 */
 21 #define R9A06G032_CLK_P5_PG1            17      /* AKA DIV_P5_PG */
 22 #define R9A06G032_CLK_REF_SYNC          21      /* AKA DIV_REF_SYNC */
 23 #define R9A06G032_CLK_25_PG4            26
 24 #define R9A06G032_CLK_25_PG5            27
 25 #define R9A06G032_CLK_25_PG6            28
 26 #define R9A06G032_CLK_25_PG7            29
 27 #define R9A06G032_CLK_25_PG8            30
 28 #define R9A06G032_CLK_ADC               31
 29 #define R9A06G032_CLK_ECAT100           32
 30 #define R9A06G032_CLK_HSR100            33
 31 #define R9A06G032_CLK_I2C0              34
 32 #define R9A06G032_CLK_I2C1              35
 33 #define R9A06G032_CLK_MII_REF           36
 34 #define R9A06G032_CLK_NAND              37
 35 #define R9A06G032_CLK_NOUSBP2_PG6       38
 36 #define R9A06G032_CLK_P1_PG2            39
 37 #define R9A06G032_CLK_P1_PG3            40
 38 #define R9A06G032_CLK_P1_PG4            41
 39 #define R9A06G032_CLK_P4_PG3            42
 40 #define R9A06G032_CLK_P4_PG4            43
 41 #define R9A06G032_CLK_P6_PG1            44
 42 #define R9A06G032_CLK_P6_PG2            45
 43 #define R9A06G032_CLK_P6_PG3            46
 44 #define R9A06G032_CLK_P6_PG4            47
 45 #define R9A06G032_CLK_PCI_USB           48
 46 #define R9A06G032_CLK_QSPI0             49
 47 #define R9A06G032_CLK_QSPI1             50
 48 #define R9A06G032_CLK_RGMII_REF         51
 49 #define R9A06G032_CLK_RMII_REF          52
 50 #define R9A06G032_CLK_SDIO0             53
 51 #define R9A06G032_CLK_SDIO1             54
 52 #define R9A06G032_CLK_SERCOS100         55
 53 #define R9A06G032_CLK_SLCD              56
 54 #define R9A06G032_CLK_SPI0              57
 55 #define R9A06G032_CLK_SPI1              58
 56 #define R9A06G032_CLK_SPI2              59
 57 #define R9A06G032_CLK_SPI3              60
 58 #define R9A06G032_CLK_SPI4              61
 59 #define R9A06G032_CLK_SPI5              62
 60 #define R9A06G032_CLK_SWITCH            63
 61 #define R9A06G032_HCLK_ECAT125          65
 62 #define R9A06G032_HCLK_PINCONFIG        66
 63 #define R9A06G032_HCLK_SERCOS           67
 64 #define R9A06G032_HCLK_SGPIO2           68
 65 #define R9A06G032_HCLK_SGPIO3           69
 66 #define R9A06G032_HCLK_SGPIO4           70
 67 #define R9A06G032_HCLK_TIMER0           71
 68 #define R9A06G032_HCLK_TIMER1           72
 69 #define R9A06G032_HCLK_USBF             73
 70 #define R9A06G032_HCLK_USBH             74
 71 #define R9A06G032_HCLK_USBPM            75
 72 #define R9A06G032_CLK_48_PG_F           76
 73 #define R9A06G032_CLK_48_PG4            77
 74 #define R9A06G032_CLK_DDRPHY_PCLK       81      /* AKA CLK_REF_SYNC_D4 */
 75 #define R9A06G032_CLK_FW                81      /* AKA CLK_REF_SYNC_D4 */
 76 #define R9A06G032_CLK_CRYPTO            81      /* AKA CLK_REF_SYNC_D4 */
 77 #define R9A06G032_CLK_WATCHDOG          82      /* AKA CLK_REF_SYNC_D8 */
 78 #define R9A06G032_CLK_A7MP              84      /* AKA DIV_CA7 */
 79 #define R9A06G032_HCLK_CAN0             85
 80 #define R9A06G032_HCLK_CAN1             86
 81 #define R9A06G032_HCLK_DELTASIGMA       87
 82 #define R9A06G032_HCLK_PWMPTO           88
 83 #define R9A06G032_HCLK_RSV              89
 84 #define R9A06G032_HCLK_SGPIO0           90
 85 #define R9A06G032_HCLK_SGPIO1           91
 86 #define R9A06G032_RTOS_MDC              92
 87 #define R9A06G032_CLK_CM3               93
 88 #define R9A06G032_CLK_DDRC              94
 89 #define R9A06G032_CLK_ECAT25            95
 90 #define R9A06G032_CLK_HSR50             96
 91 #define R9A06G032_CLK_HW_RTOS           97
 92 #define R9A06G032_CLK_SERCOS50          98
 93 #define R9A06G032_HCLK_ADC              99
 94 #define R9A06G032_HCLK_CM3              100
 95 #define R9A06G032_HCLK_CRYPTO_EIP150    101
 96 #define R9A06G032_HCLK_CRYPTO_EIP93     102
 97 #define R9A06G032_HCLK_DDRC             103
 98 #define R9A06G032_HCLK_DMA0             104
 99 #define R9A06G032_HCLK_DMA1             105
100 #define R9A06G032_HCLK_GMAC0            106
101 #define R9A06G032_HCLK_GMAC1            107
102 #define R9A06G032_HCLK_GPIO0            108
103 #define R9A06G032_HCLK_GPIO1            109
104 #define R9A06G032_HCLK_GPIO2            110
105 #define R9A06G032_HCLK_HSR              111
106 #define R9A06G032_HCLK_I2C0             112
107 #define R9A06G032_HCLK_I2C1             113
108 #define R9A06G032_HCLK_LCD              114
109 #define R9A06G032_HCLK_MSEBI_M          115
110 #define R9A06G032_HCLK_MSEBI_S          116
111 #define R9A06G032_HCLK_NAND             117
112 #define R9A06G032_HCLK_PG_I             118
113 #define R9A06G032_HCLK_PG19             119
114 #define R9A06G032_HCLK_PG20             120
115 #define R9A06G032_HCLK_PG3              121
116 #define R9A06G032_HCLK_PG4              122
117 #define R9A06G032_HCLK_QSPI0            123
118 #define R9A06G032_HCLK_QSPI1            124
119 #define R9A06G032_HCLK_ROM              125
120 #define R9A06G032_HCLK_RTC              126
121 #define R9A06G032_HCLK_SDIO0            127
122 #define R9A06G032_HCLK_SDIO1            128
123 #define R9A06G032_HCLK_SEMAP            129
124 #define R9A06G032_HCLK_SPI0             130
125 #define R9A06G032_HCLK_SPI1             131
126 #define R9A06G032_HCLK_SPI2             132
127 #define R9A06G032_HCLK_SPI3             133
128 #define R9A06G032_HCLK_SPI4             134
129 #define R9A06G032_HCLK_SPI5             135
130 #define R9A06G032_HCLK_SWITCH           136
131 #define R9A06G032_HCLK_SWITCH_RG        137
132 #define R9A06G032_HCLK_UART0            138
133 #define R9A06G032_HCLK_UART1            139
134 #define R9A06G032_HCLK_UART2            140
135 #define R9A06G032_HCLK_UART3            141
136 #define R9A06G032_HCLK_UART4            142
137 #define R9A06G032_HCLK_UART5            143
138 #define R9A06G032_HCLK_UART6            144
139 #define R9A06G032_HCLK_UART7            145
140 #define R9A06G032_CLK_UART0             146
141 #define R9A06G032_CLK_UART1             147
142 #define R9A06G032_CLK_UART2             148
143 #define R9A06G032_CLK_UART3             149
144 #define R9A06G032_CLK_UART4             150
145 #define R9A06G032_CLK_UART5             151
146 #define R9A06G032_CLK_UART6             152
147 #define R9A06G032_CLK_UART7             153
148 
149 #endif /* __DT_BINDINGS_R9A06G032_SYSCTRL_H__ */
150 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php