~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/arm/mediatek/mt7623n.dtsi

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

  1 // SPDX-License-Identifier: GPL-2.0
  2 /*
  3  * Copyright © 2017-2020 MediaTek Inc.
  4  * Author: Sean Wang <sean.wang@mediatek.com>
  5  *         Ryder Lee <ryder.lee@mediatek.com>
  6  *
  7  */
  8 
  9 #include "mt7623.dtsi"
 10 #include <dt-bindings/memory/mt2701-larb-port.h>
 11 
 12 / {
 13         aliases {
 14                 rdma0 = &rdma0;
 15                 rdma1 = &rdma1;
 16         };
 17 
 18         g3dsys: syscon@13000000 {
 19                 compatible = "mediatek,mt7623-g3dsys",
 20                              "mediatek,mt2701-g3dsys",
 21                              "syscon";
 22                 reg = <0 0x13000000 0 0x200>;
 23                 #clock-cells = <1>;
 24                 #reset-cells = <1>;
 25         };
 26 
 27         mali: gpu@13040000 {
 28                 compatible = "mediatek,mt7623-mali", "arm,mali-450";
 29                 reg = <0 0x13040000 0 0x30000>;
 30                 interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_LOW>,
 31                              <GIC_SPI 171 IRQ_TYPE_LEVEL_LOW>,
 32                              <GIC_SPI 172 IRQ_TYPE_LEVEL_LOW>,
 33                              <GIC_SPI 173 IRQ_TYPE_LEVEL_LOW>,
 34                              <GIC_SPI 174 IRQ_TYPE_LEVEL_LOW>,
 35                              <GIC_SPI 175 IRQ_TYPE_LEVEL_LOW>,
 36                              <GIC_SPI 176 IRQ_TYPE_LEVEL_LOW>,
 37                              <GIC_SPI 177 IRQ_TYPE_LEVEL_LOW>,
 38                              <GIC_SPI 178 IRQ_TYPE_LEVEL_LOW>,
 39                              <GIC_SPI 179 IRQ_TYPE_LEVEL_LOW>,
 40                              <GIC_SPI 180 IRQ_TYPE_LEVEL_LOW>;
 41                 interrupt-names = "gp", "gpmmu", "pp0", "ppmmu0", "pp1",
 42                                   "ppmmu1", "pp2", "ppmmu2", "pp3", "ppmmu3",
 43                                   "pp";
 44                 clocks = <&topckgen CLK_TOP_MMPLL>,
 45                          <&g3dsys CLK_G3DSYS_CORE>;
 46                 clock-names = "bus", "core";
 47                 power-domains = <&scpsys MT2701_POWER_DOMAIN_MFG>;
 48                 resets = <&g3dsys MT2701_G3DSYS_CORE_RST>;
 49         };
 50 
 51         mmsys: syscon@14000000 {
 52                 compatible = "mediatek,mt7623-mmsys",
 53                              "mediatek,mt2701-mmsys",
 54                              "syscon";
 55                 reg = <0 0x14000000 0 0x1000>;
 56                 #clock-cells = <1>;
 57         };
 58 
 59         larb0: larb@14010000 {
 60                 compatible = "mediatek,mt7623-smi-larb",
 61                              "mediatek,mt2701-smi-larb";
 62                 reg = <0 0x14010000 0 0x1000>;
 63                 mediatek,smi = <&smi_common>;
 64                 mediatek,larb-id = <0>;
 65                 clocks = <&mmsys CLK_MM_SMI_LARB0>,
 66                          <&mmsys CLK_MM_SMI_LARB0>;
 67                 clock-names = "apb", "smi";
 68                 power-domains = <&scpsys MT2701_POWER_DOMAIN_DISP>;
 69         };
 70 
 71         larb1: larb@16010000 {
 72                 compatible = "mediatek,mt7623-smi-larb",
 73                              "mediatek,mt2701-smi-larb";
 74                 reg = <0 0x16010000 0 0x1000>;
 75                 mediatek,smi = <&smi_common>;
 76                 mediatek,larb-id = <1>;
 77                 clocks = <&vdecsys CLK_VDEC_CKGEN>,
 78                          <&vdecsys CLK_VDEC_LARB>;
 79                 clock-names = "apb", "smi";
 80                 power-domains = <&scpsys MT2701_POWER_DOMAIN_VDEC>;
 81         };
 82 
 83         larb2: larb@15001000 {
 84                 compatible = "mediatek,mt7623-smi-larb",
 85                              "mediatek,mt2701-smi-larb";
 86                 reg = <0 0x15001000 0 0x1000>;
 87                 mediatek,smi = <&smi_common>;
 88                 mediatek,larb-id = <2>;
 89                 clocks = <&imgsys CLK_IMG_SMI_COMM>,
 90                          <&imgsys CLK_IMG_SMI_COMM>;
 91                 clock-names = "apb", "smi";
 92                 power-domains = <&scpsys MT2701_POWER_DOMAIN_ISP>;
 93         };
 94 
 95         imgsys: syscon@15000000 {
 96                 compatible = "mediatek,mt7623-imgsys",
 97                              "mediatek,mt2701-imgsys",
 98                              "syscon";
 99                 reg = <0 0x15000000 0 0x1000>;
100                 #clock-cells = <1>;
101         };
102 
103         iommu: mmsys_iommu@10205000 {
104                 compatible = "mediatek,mt7623-m4u",
105                              "mediatek,mt2701-m4u";
106                 reg = <0 0x10205000 0 0x1000>;
107                 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_LOW>;
108                 clocks = <&infracfg CLK_INFRA_M4U>;
109                 clock-names = "bclk";
110                 mediatek,larbs = <&larb0 &larb1 &larb2>;
111                 #iommu-cells = <1>;
112         };
113 
114         jpegdec: jpegdec@15004000 {
115                 compatible = "mediatek,mt7623-jpgdec",
116                              "mediatek,mt2701-jpgdec";
117                 reg = <0 0x15004000 0 0x1000>;
118                 interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_LOW>;
119                 clocks = <&imgsys CLK_IMG_JPGDEC_SMI>,
120                          <&imgsys CLK_IMG_JPGDEC>;
121                 clock-names = "jpgdec-smi",
122                               "jpgdec";
123                 power-domains = <&scpsys MT2701_POWER_DOMAIN_ISP>;
124                 iommus = <&iommu MT2701_M4U_PORT_JPGDEC_WDMA>,
125                          <&iommu MT2701_M4U_PORT_JPGDEC_BSDMA>;
126         };
127 
128         smi_common: smi@1000c000 {
129                 compatible = "mediatek,mt7623-smi-common",
130                              "mediatek,mt2701-smi-common";
131                 reg = <0 0x1000c000 0 0x1000>;
132                 clocks = <&infracfg CLK_INFRA_SMI>,
133                          <&mmsys CLK_MM_SMI_COMMON>,
134                          <&infracfg CLK_INFRA_SMI>;
135                 clock-names = "apb", "smi", "async";
136                 power-domains = <&scpsys MT2701_POWER_DOMAIN_DISP>;
137         };
138 
139         ovl: ovl@14007000 {
140                 compatible = "mediatek,mt7623-disp-ovl",
141                              "mediatek,mt2701-disp-ovl";
142                 reg = <0 0x14007000 0 0x1000>;
143                 interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_LOW>;
144                 clocks = <&mmsys CLK_MM_DISP_OVL>;
145                 iommus = <&iommu MT2701_M4U_PORT_DISP_OVL_0>;
146         };
147 
148         rdma0: rdma@14008000 {
149                 compatible = "mediatek,mt7623-disp-rdma",
150                              "mediatek,mt2701-disp-rdma";
151                 reg = <0 0x14008000 0 0x1000>;
152                 interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_LOW>;
153                 clocks = <&mmsys CLK_MM_DISP_RDMA>;
154                 iommus = <&iommu MT2701_M4U_PORT_DISP_RDMA>;
155         };
156 
157         wdma@14009000 {
158                 compatible = "mediatek,mt7623-disp-wdma",
159                              "mediatek,mt2701-disp-wdma";
160                 reg = <0 0x14009000 0 0x1000>;
161                 interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_LOW>;
162                 clocks = <&mmsys CLK_MM_DISP_WDMA>;
163                 iommus = <&iommu MT2701_M4U_PORT_DISP_WDMA>;
164         };
165 
166         bls: pwm@1400a000 {
167                 compatible = "mediatek,mt7623-disp-pwm",
168                              "mediatek,mt2701-disp-pwm";
169                 reg = <0 0x1400a000 0 0x1000>;
170                 #pwm-cells = <2>;
171                 clocks = <&mmsys CLK_MM_MDP_BLS_26M>,
172                          <&mmsys CLK_MM_DISP_BLS>;
173                 clock-names = "main", "mm";
174                 status = "disabled";
175         };
176 
177         color: color@1400b000 {
178                 compatible = "mediatek,mt7623-disp-color",
179                              "mediatek,mt2701-disp-color";
180                 reg = <0 0x1400b000 0 0x1000>;
181                 interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_LOW>;
182                 clocks = <&mmsys CLK_MM_DISP_COLOR>;
183         };
184 
185         dsi: dsi@1400c000 {
186                 compatible = "mediatek,mt7623-dsi",
187                              "mediatek,mt2701-dsi";
188                 reg = <0 0x1400c000 0 0x1000>;
189                 interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_LOW>;
190                 clocks = <&mmsys CLK_MM_DSI_ENGINE>,
191                          <&mmsys CLK_MM_DSI_DIG>,
192                          <&mipi_tx0>;
193                 clock-names = "engine", "digital", "hs";
194                 phys = <&mipi_tx0>;
195                 phy-names = "dphy";
196                 status = "disabled";
197         };
198 
199         mutex: mutex@1400e000 {
200                 compatible = "mediatek,mt7623-disp-mutex",
201                              "mediatek,mt2701-disp-mutex";
202                 reg = <0 0x1400e000 0 0x1000>;
203                 interrupts = <GIC_SPI 161 IRQ_TYPE_LEVEL_LOW>;
204                 clocks = <&mmsys CLK_MM_MUTEX_32K>;
205         };
206 
207         rdma1: rdma@14012000 {
208                 compatible = "mediatek,mt7623-disp-rdma",
209                              "mediatek,mt2701-disp-rdma";
210                 reg = <0 0x14012000 0 0x1000>;
211                 interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_LOW>;
212                 clocks = <&mmsys CLK_MM_DISP_RDMA1>;
213                 iommus = <&iommu MT2701_M4U_PORT_DISP_RDMA1>;
214         };
215 
216         dpi0: dpi@14014000 {
217                 compatible = "mediatek,mt7623-dpi",
218                              "mediatek,mt2701-dpi";
219                 reg = <0 0x14014000 0 0x1000>;
220                 interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_LOW>;
221                 clocks = <&mmsys CLK_MM_DPI1_DIGL>,
222                          <&mmsys CLK_MM_DPI1_ENGINE>,
223                          <&apmixedsys CLK_APMIXED_TVDPLL>;
224                 clock-names = "pixel", "engine", "pll";
225                 status = "disabled";
226         };
227 
228         hdmi0: hdmi@14015000 {
229                 compatible = "mediatek,mt7623-hdmi",
230                              "mediatek,mt2701-hdmi";
231                 reg = <0 0x14015000 0 0x400>;
232                 clocks = <&mmsys CLK_MM_HDMI_PIXEL>,
233                          <&mmsys CLK_MM_HDMI_PLL>,
234                          <&mmsys CLK_MM_HDMI_AUDIO>,
235                          <&mmsys CLK_MM_HDMI_SPDIF>;
236                 clock-names = "pixel", "pll", "bclk", "spdif";
237                 phys = <&hdmi_phy>;
238                 phy-names = "hdmi";
239                 mediatek,syscon-hdmi = <&mmsys 0x900>;
240                 cec = <&cec>;
241                 status = "disabled";
242         };
243 
244         mipi_tx0: dsi-phy@10010000 {
245                 compatible = "mediatek,mt7623-mipi-tx",
246                              "mediatek,mt2701-mipi-tx";
247                 reg = <0 0x10010000 0 0x90>;
248                 clocks = <&clk26m>;
249                 clock-output-names = "mipi_tx0_pll";
250                 #clock-cells = <0>;
251                 #phy-cells = <0>;
252         };
253 
254         cec: cec@10012000 {
255                 compatible = "mediatek,mt7623-cec",
256                              "mediatek,mt8173-cec";
257                 reg = <0 0x10012000 0 0xbc>;
258                 interrupts = <GIC_SPI 182 IRQ_TYPE_LEVEL_LOW>;
259                 clocks = <&infracfg CLK_INFRA_CEC>;
260                 status = "disabled";
261         };
262 
263         hdmi_phy: hdmi-phy@10209100 {
264                 compatible = "mediatek,mt7623-hdmi-phy",
265                              "mediatek,mt2701-hdmi-phy";
266                 reg = <0 0x10209100 0 0x24>;
267                 clocks = <&apmixedsys CLK_APMIXED_HDMI_REF>;
268                 clock-names = "pll_ref";
269                 clock-output-names = "hdmitx_dig_cts";
270                 #clock-cells = <0>;
271                 #phy-cells = <0>;
272                 status = "disabled";
273         };
274 
275         hdmiddc0: i2c@11013000 {
276                 compatible = "mediatek,mt7623-hdmi-ddc",
277                              "mediatek,mt8173-hdmi-ddc";
278                 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_LOW>;
279                 reg = <0 0x11013000 0 0x1C>;
280                 clocks = <&pericfg CLK_PERI_I2C3>;
281                 clock-names = "ddc-i2c";
282                 status = "disabled";
283         };
284 };
285 
286 &pio {
287         hdmi_pins_a: hdmi-default {
288                 pins-hdmi {
289                         pinmux = <MT7623_PIN_123_HTPLG_FUNC_HTPLG>;
290                         input-enable;
291                         bias-pull-down;
292                 };
293         };
294 
295         hdmi_ddc_pins_a: hdmi_ddc-default {
296                 pins-hdmi-ddc {
297                         pinmux = <MT7623_PIN_124_GPIO124_FUNC_HDMISCK>,
298                                  <MT7623_PIN_125_GPIO125_FUNC_HDMISD>;
299                 };
300         };
301 };

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php