~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/scripts/dtc/include-prefixes/arm64/renesas/r9a08g045.dtsi

Version: ~ [ linux-6.12-rc7 ] ~ [ linux-6.11.7 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.60 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.116 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.171 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.229 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.285 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.323 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.12 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

  1 // SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
  2 /*
  3  * Device Tree Source for the RZ/G3S SoC
  4  *
  5  * Copyright (C) 2023 Renesas Electronics Corp.
  6  */
  7 
  8 #include <dt-bindings/interrupt-controller/arm-gic.h>
  9 #include <dt-bindings/clock/r9a08g045-cpg.h>
 10 
 11 / {
 12         compatible = "renesas,r9a08g045";
 13         #address-cells = <2>;
 14         #size-cells = <2>;
 15 
 16         cpus {
 17                 #address-cells = <1>;
 18                 #size-cells = <0>;
 19 
 20                 cpu0: cpu@0 {
 21                         compatible = "arm,cortex-a55";
 22                         reg = <0>;
 23                         device_type = "cpu";
 24                         #cooling-cells = <2>;
 25                         next-level-cache = <&L3_CA55>;
 26                         enable-method = "psci";
 27                         clocks = <&cpg CPG_CORE R9A08G045_CLK_I>;
 28                 };
 29 
 30                 L3_CA55: cache-controller-0 {
 31                         compatible = "cache";
 32                         cache-level = <3>;
 33                         cache-unified;
 34                         cache-size = <0x40000>;
 35                 };
 36         };
 37 
 38         extal_clk: extal-clk {
 39                 compatible = "fixed-clock";
 40                 #clock-cells = <0>;
 41                 /* This value must be overridden by the board. */
 42                 clock-frequency = <0>;
 43         };
 44 
 45         psci {
 46                 compatible = "arm,psci-1.0", "arm,psci-0.2";
 47                 method = "smc";
 48         };
 49 
 50         soc: soc {
 51                 compatible = "simple-bus";
 52                 interrupt-parent = <&gic>;
 53                 #address-cells = <2>;
 54                 #size-cells = <2>;
 55                 ranges;
 56 
 57                 scif0: serial@1004b800 {
 58                         compatible = "renesas,scif-r9a08g045", "renesas,scif-r9a07g044";
 59                         reg = <0 0x1004b800 0 0x400>;
 60                         interrupts = <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
 61                                      <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
 62                                      <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
 63                                      <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
 64                                      <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
 65                                      <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>;
 66                         interrupt-names = "eri", "rxi", "txi",
 67                                           "bri", "dri", "tei";
 68                         clocks = <&cpg CPG_MOD R9A08G045_SCIF0_CLK_PCK>;
 69                         clock-names = "fck";
 70                         power-domains = <&cpg>;
 71                         resets = <&cpg R9A08G045_SCIF0_RST_SYSTEM_N>;
 72                         status = "disabled";
 73                 };
 74 
 75                 i2c0: i2c@10090000 {
 76                         compatible = "renesas,riic-r9a08g045", "renesas,riic-r9a09g057";
 77                         reg = <0 0x10090000 0 0x400>;
 78                         interrupts = <GIC_SPI 257 IRQ_TYPE_LEVEL_HIGH>,
 79                                      <GIC_SPI 263 IRQ_TYPE_EDGE_RISING>,
 80                                      <GIC_SPI 264 IRQ_TYPE_EDGE_RISING>,
 81                                      <GIC_SPI 259 IRQ_TYPE_LEVEL_HIGH>,
 82                                      <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>,
 83                                      <GIC_SPI 258 IRQ_TYPE_LEVEL_HIGH>,
 84                                      <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>,
 85                                      <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>;
 86                         interrupt-names = "tei", "ri", "ti", "spi", "sti",
 87                                           "naki", "ali", "tmoi";
 88                         clocks = <&cpg CPG_MOD R9A08G045_I2C0_PCLK>;
 89                         clock-frequency = <100000>;
 90                         resets = <&cpg R9A08G045_I2C0_MRST>;
 91                         power-domains = <&cpg>;
 92                         #address-cells = <1>;
 93                         #size-cells = <0>;
 94                         status = "disabled";
 95                 };
 96 
 97                 i2c1: i2c@10090400 {
 98                         compatible = "renesas,riic-r9a08g045", "renesas,riic-r9a09g057";
 99                         reg = <0 0x10090400 0 0x400>;
100                         interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>,
101                                      <GIC_SPI 271 IRQ_TYPE_EDGE_RISING>,
102                                      <GIC_SPI 272 IRQ_TYPE_EDGE_RISING>,
103                                      <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>,
104                                      <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
105                                      <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>,
106                                      <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>,
107                                      <GIC_SPI 270 IRQ_TYPE_LEVEL_HIGH>;
108                         interrupt-names = "tei", "ri", "ti", "spi", "sti",
109                                           "naki", "ali", "tmoi";
110                         clocks = <&cpg CPG_MOD R9A08G045_I2C1_PCLK>;
111                         clock-frequency = <100000>;
112                         resets = <&cpg R9A08G045_I2C1_MRST>;
113                         power-domains = <&cpg>;
114                         #address-cells = <1>;
115                         #size-cells = <0>;
116                         status = "disabled";
117                 };
118 
119                 i2c2: i2c@10090800 {
120                         compatible = "renesas,riic-r9a08g045", "renesas,riic-r9a09g057";
121                         reg = <0 0x10090800 0 0x400>;
122                         interrupts = <GIC_SPI 273 IRQ_TYPE_LEVEL_HIGH>,
123                                      <GIC_SPI 279 IRQ_TYPE_EDGE_RISING>,
124                                      <GIC_SPI 280 IRQ_TYPE_EDGE_RISING>,
125                                      <GIC_SPI 275 IRQ_TYPE_LEVEL_HIGH>,
126                                      <GIC_SPI 276 IRQ_TYPE_LEVEL_HIGH>,
127                                      <GIC_SPI 274 IRQ_TYPE_LEVEL_HIGH>,
128                                      <GIC_SPI 277 IRQ_TYPE_LEVEL_HIGH>,
129                                      <GIC_SPI 278 IRQ_TYPE_LEVEL_HIGH>;
130                         interrupt-names = "tei", "ri", "ti", "spi", "sti",
131                                           "naki", "ali", "tmoi";
132                         clocks = <&cpg CPG_MOD R9A08G045_I2C2_PCLK>;
133                         clock-frequency = <100000>;
134                         resets = <&cpg R9A08G045_I2C2_MRST>;
135                         power-domains = <&cpg>;
136                         #address-cells = <1>;
137                         #size-cells = <0>;
138                         status = "disabled";
139                 };
140 
141                 i2c3: i2c@10090c00 {
142                         compatible = "renesas,riic-r9a08g045", "renesas,riic-r9a09g057";
143                         reg = <0 0x10090c00 0 0x400>;
144                         interrupts = <GIC_SPI 281 IRQ_TYPE_LEVEL_HIGH>,
145                                      <GIC_SPI 287 IRQ_TYPE_EDGE_RISING>,
146                                      <GIC_SPI 288 IRQ_TYPE_EDGE_RISING>,
147                                      <GIC_SPI 283 IRQ_TYPE_LEVEL_HIGH>,
148                                      <GIC_SPI 284 IRQ_TYPE_LEVEL_HIGH>,
149                                      <GIC_SPI 282 IRQ_TYPE_LEVEL_HIGH>,
150                                      <GIC_SPI 285 IRQ_TYPE_LEVEL_HIGH>,
151                                      <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
152                         interrupt-names = "tei", "ri", "ti", "spi", "sti",
153                                           "naki", "ali", "tmoi";
154                         clocks = <&cpg CPG_MOD R9A08G045_I2C3_PCLK>;
155                         clock-frequency = <100000>;
156                         resets = <&cpg R9A08G045_I2C3_MRST>;
157                         power-domains = <&cpg>;
158                         #address-cells = <1>;
159                         #size-cells = <0>;
160                         status = "disabled";
161                 };
162 
163                 cpg: clock-controller@11010000 {
164                         compatible = "renesas,r9a08g045-cpg";
165                         reg = <0 0x11010000 0 0x10000>;
166                         clocks = <&extal_clk>;
167                         clock-names = "extal";
168                         #clock-cells = <2>;
169                         #reset-cells = <1>;
170                         #power-domain-cells = <0>;
171                 };
172 
173                 sysc: system-controller@11020000 {
174                         compatible = "renesas,r9a08g045-sysc";
175                         reg = <0 0x11020000 0 0x10000>;
176                         interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
177                                      <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
178                                      <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
179                                      <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
180                         interrupt-names = "lpm_int", "ca55stbydone_int",
181                                           "cm33stbyr_int", "ca55_deny";
182                         status = "disabled";
183                 };
184 
185                 pinctrl: pinctrl@11030000 {
186                         compatible = "renesas,r9a08g045-pinctrl";
187                         reg = <0 0x11030000 0 0x10000>;
188                         gpio-controller;
189                         #gpio-cells = <2>;
190                         interrupt-controller;
191                         #interrupt-cells = <2>;
192                         interrupt-parent = <&irqc>;
193                         gpio-ranges = <&pinctrl 0 0 152>;
194                         clocks = <&cpg CPG_MOD R9A08G045_GPIO_HCLK>;
195                         power-domains = <&cpg>;
196                         resets = <&cpg R9A08G045_GPIO_RSTN>,
197                                  <&cpg R9A08G045_GPIO_PORT_RESETN>,
198                                  <&cpg R9A08G045_GPIO_SPARE_RESETN>;
199                 };
200 
201                 irqc: interrupt-controller@11050000 {
202                         compatible = "renesas,r9a08g045-irqc", "renesas,rzg2l-irqc";
203                         #interrupt-cells = <2>;
204                         #address-cells = <0>;
205                         interrupt-controller;
206                         reg = <0 0x11050000 0 0x10000>;
207                         interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
208                                      <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
209                                      <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
210                                      <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
211                                      <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
212                                      <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
213                                      <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
214                                      <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
215                                      <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
216                                      <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>,
217                                      <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>,
218                                      <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>,
219                                      <GIC_SPI 432 IRQ_TYPE_LEVEL_HIGH>,
220                                      <GIC_SPI 433 IRQ_TYPE_LEVEL_HIGH>,
221                                      <GIC_SPI 434 IRQ_TYPE_LEVEL_HIGH>,
222                                      <GIC_SPI 435 IRQ_TYPE_LEVEL_HIGH>,
223                                      <GIC_SPI 436 IRQ_TYPE_LEVEL_HIGH>,
224                                      <GIC_SPI 437 IRQ_TYPE_LEVEL_HIGH>,
225                                      <GIC_SPI 438 IRQ_TYPE_LEVEL_HIGH>,
226                                      <GIC_SPI 439 IRQ_TYPE_LEVEL_HIGH>,
227                                      <GIC_SPI 440 IRQ_TYPE_LEVEL_HIGH>,
228                                      <GIC_SPI 441 IRQ_TYPE_LEVEL_HIGH>,
229                                      <GIC_SPI 442 IRQ_TYPE_LEVEL_HIGH>,
230                                      <GIC_SPI 443 IRQ_TYPE_LEVEL_HIGH>,
231                                      <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>,
232                                      <GIC_SPI 445 IRQ_TYPE_LEVEL_HIGH>,
233                                      <GIC_SPI 446 IRQ_TYPE_LEVEL_HIGH>,
234                                      <GIC_SPI 447 IRQ_TYPE_LEVEL_HIGH>,
235                                      <GIC_SPI 448 IRQ_TYPE_LEVEL_HIGH>,
236                                      <GIC_SPI 449 IRQ_TYPE_LEVEL_HIGH>,
237                                      <GIC_SPI 450 IRQ_TYPE_LEVEL_HIGH>,
238                                      <GIC_SPI 451 IRQ_TYPE_LEVEL_HIGH>,
239                                      <GIC_SPI 452 IRQ_TYPE_LEVEL_HIGH>,
240                                      <GIC_SPI 453 IRQ_TYPE_LEVEL_HIGH>,
241                                      <GIC_SPI 454 IRQ_TYPE_LEVEL_HIGH>,
242                                      <GIC_SPI 455 IRQ_TYPE_LEVEL_HIGH>,
243                                      <GIC_SPI 456 IRQ_TYPE_LEVEL_HIGH>,
244                                      <GIC_SPI 457 IRQ_TYPE_LEVEL_HIGH>,
245                                      <GIC_SPI 458 IRQ_TYPE_LEVEL_HIGH>,
246                                      <GIC_SPI 459 IRQ_TYPE_LEVEL_HIGH>,
247                                      <GIC_SPI 460 IRQ_TYPE_LEVEL_HIGH>,
248                                      <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
249                                      <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>,
250                                      <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
251                                      <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
252                         interrupt-names = "nmi",
253                                           "irq0", "irq1", "irq2", "irq3",
254                                           "irq4", "irq5", "irq6", "irq7",
255                                           "tint0", "tint1", "tint2", "tint3",
256                                           "tint4", "tint5", "tint6", "tint7",
257                                           "tint8", "tint9", "tint10", "tint11",
258                                           "tint12", "tint13", "tint14", "tint15",
259                                           "tint16", "tint17", "tint18", "tint19",
260                                           "tint20", "tint21", "tint22", "tint23",
261                                           "tint24", "tint25", "tint26", "tint27",
262                                           "tint28", "tint29", "tint30", "tint31",
263                                           "bus-err", "ec7tie1-0", "ec7tie2-0",
264                                           "ec7tiovf-0";
265                         clocks = <&cpg CPG_MOD R9A08G045_IA55_CLK>,
266                                  <&cpg CPG_MOD R9A08G045_IA55_PCLK>;
267                         clock-names = "clk", "pclk";
268                         power-domains = <&cpg>;
269                         resets = <&cpg R9A08G045_IA55_RESETN>;
270                 };
271 
272                 dmac: dma-controller@11820000 {
273                         compatible = "renesas,r9a08g045-dmac",
274                                      "renesas,rz-dmac";
275                         reg = <0 0x11820000 0 0x10000>,
276                               <0 0x11830000 0 0x10000>;
277                         interrupts = <GIC_SPI 111 IRQ_TYPE_EDGE_RISING>,
278                                      <GIC_SPI 112 IRQ_TYPE_EDGE_RISING>,
279                                      <GIC_SPI 113 IRQ_TYPE_EDGE_RISING>,
280                                      <GIC_SPI 114 IRQ_TYPE_EDGE_RISING>,
281                                      <GIC_SPI 115 IRQ_TYPE_EDGE_RISING>,
282                                      <GIC_SPI 116 IRQ_TYPE_EDGE_RISING>,
283                                      <GIC_SPI 117 IRQ_TYPE_EDGE_RISING>,
284                                      <GIC_SPI 118 IRQ_TYPE_EDGE_RISING>,
285                                      <GIC_SPI 119 IRQ_TYPE_EDGE_RISING>,
286                                      <GIC_SPI 120 IRQ_TYPE_EDGE_RISING>,
287                                      <GIC_SPI 121 IRQ_TYPE_EDGE_RISING>,
288                                      <GIC_SPI 122 IRQ_TYPE_EDGE_RISING>,
289                                      <GIC_SPI 123 IRQ_TYPE_EDGE_RISING>,
290                                      <GIC_SPI 124 IRQ_TYPE_EDGE_RISING>,
291                                      <GIC_SPI 125 IRQ_TYPE_EDGE_RISING>,
292                                      <GIC_SPI 126 IRQ_TYPE_EDGE_RISING>,
293                                      <GIC_SPI 127 IRQ_TYPE_EDGE_RISING>;
294                         interrupt-names = "error",
295                                           "ch0", "ch1", "ch2", "ch3",
296                                           "ch4", "ch5", "ch6", "ch7",
297                                           "ch8", "ch9", "ch10", "ch11",
298                                           "ch12", "ch13", "ch14", "ch15";
299                         clocks = <&cpg CPG_MOD R9A08G045_DMAC_ACLK>,
300                                  <&cpg CPG_MOD R9A08G045_DMAC_PCLK>;
301                         clock-names = "main", "register";
302                         power-domains = <&cpg>;
303                         resets = <&cpg R9A08G045_DMAC_ARESETN>,
304                                  <&cpg R9A08G045_DMAC_RST_ASYNC>;
305                         reset-names = "arst", "rst_async";
306                         #dma-cells = <1>;
307                         dma-channels = <16>;
308                 };
309 
310                 sdhi0: mmc@11c00000  {
311                         compatible = "renesas,sdhi-r9a08g045", "renesas,rzg2l-sdhi";
312                         reg = <0x0 0x11c00000 0 0x10000>;
313                         interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
314                                      <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
315                         clocks = <&cpg CPG_MOD R9A08G045_SDHI0_IMCLK>,
316                                  <&cpg CPG_MOD R9A08G045_SDHI0_CLK_HS>,
317                                  <&cpg CPG_MOD R9A08G045_SDHI0_IMCLK2>,
318                                  <&cpg CPG_MOD R9A08G045_SDHI0_ACLK>;
319                         clock-names = "core", "clkh", "cd", "aclk";
320                         resets = <&cpg R9A08G045_SDHI0_IXRST>;
321                         power-domains = <&cpg>;
322                         status = "disabled";
323                 };
324 
325                 sdhi1: mmc@11c10000 {
326                         compatible = "renesas,sdhi-r9a08g045", "renesas,rzg2l-sdhi";
327                         reg = <0x0 0x11c10000 0 0x10000>;
328                         interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>,
329                                      <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
330                         clocks = <&cpg CPG_MOD R9A08G045_SDHI1_IMCLK>,
331                                  <&cpg CPG_MOD R9A08G045_SDHI1_CLK_HS>,
332                                  <&cpg CPG_MOD R9A08G045_SDHI1_IMCLK2>,
333                                  <&cpg CPG_MOD R9A08G045_SDHI1_ACLK>;
334                         clock-names = "core", "clkh", "cd", "aclk";
335                         resets = <&cpg R9A08G045_SDHI1_IXRST>;
336                         power-domains = <&cpg>;
337                         status = "disabled";
338                 };
339 
340                 sdhi2: mmc@11c20000 {
341                         compatible = "renesas,sdhi-r9a08g045", "renesas,rzg2l-sdhi";
342                         reg = <0x0 0x11c20000 0 0x10000>;
343                         interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
344                                      <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
345                         clocks = <&cpg CPG_MOD R9A08G045_SDHI2_IMCLK>,
346                                  <&cpg CPG_MOD R9A08G045_SDHI2_CLK_HS>,
347                                  <&cpg CPG_MOD R9A08G045_SDHI2_IMCLK2>,
348                                  <&cpg CPG_MOD R9A08G045_SDHI2_ACLK>;
349                         clock-names = "core", "clkh", "cd", "aclk";
350                         resets = <&cpg R9A08G045_SDHI2_IXRST>;
351                         power-domains = <&cpg>;
352                         status = "disabled";
353                 };
354 
355                 eth0: ethernet@11c30000 {
356                         compatible = "renesas,r9a08g045-gbeth", "renesas,rzg2l-gbeth";
357                         reg = <0 0x11c30000 0 0x10000>;
358                         interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
359                                      <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>,
360                                      <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
361                         interrupt-names = "mux", "fil", "arp_ns";
362                         phy-mode = "rgmii";
363                         clocks = <&cpg CPG_MOD R9A08G045_ETH0_CLK_AXI>,
364                                  <&cpg CPG_MOD R9A08G045_ETH0_CLK_CHI>,
365                                  <&cpg CPG_MOD R9A08G045_ETH0_REFCLK>;
366                         clock-names = "axi", "chi", "refclk";
367                         resets = <&cpg R9A08G045_ETH0_RST_HW_N>;
368                         power-domains = <&cpg>;
369                         #address-cells = <1>;
370                         #size-cells = <0>;
371                         status = "disabled";
372                 };
373 
374                 eth1: ethernet@11c40000 {
375                         compatible = "renesas,r9a08g045-gbeth", "renesas,rzg2l-gbeth";
376                         reg = <0 0x11c40000 0 0x10000>;
377                         interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>,
378                                      <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
379                                      <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
380                         interrupt-names = "mux", "fil", "arp_ns";
381                         phy-mode = "rgmii";
382                         clocks = <&cpg CPG_MOD R9A08G045_ETH1_CLK_AXI>,
383                                  <&cpg CPG_MOD R9A08G045_ETH1_CLK_CHI>,
384                                  <&cpg CPG_MOD R9A08G045_ETH1_REFCLK>;
385                         clock-names = "axi", "chi", "refclk";
386                         resets = <&cpg R9A08G045_ETH1_RST_HW_N>;
387                         power-domains = <&cpg>;
388                         #address-cells = <1>;
389                         #size-cells = <0>;
390                         status = "disabled";
391                 };
392 
393                 gic: interrupt-controller@12400000 {
394                         compatible = "arm,gic-v3";
395                         #interrupt-cells = <3>;
396                         #address-cells = <0>;
397                         interrupt-controller;
398                         reg = <0x0 0x12400000 0 0x20000>,
399                               <0x0 0x12440000 0 0x40000>;
400                         interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_LOW>;
401                 };
402 
403                 wdt0: watchdog@12800800 {
404                         compatible = "renesas,r9a08g045-wdt", "renesas,rzg2l-wdt";
405                         reg = <0 0x12800800 0 0x400>;
406                         clocks = <&cpg CPG_MOD R9A08G045_WDT0_PCLK>,
407                                  <&cpg CPG_MOD R9A08G045_WDT0_CLK>;
408                         clock-names = "pclk", "oscclk";
409                         interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
410                                      <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
411                         interrupt-names = "wdt", "perrout";
412                         resets = <&cpg R9A08G045_WDT0_PRESETN>;
413                         power-domains = <&cpg>;
414                         status = "disabled";
415                 };
416         };
417 
418         timer {
419                 compatible = "arm,armv8-timer";
420                 interrupts-extended = <&gic GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>,
421                                       <&gic GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>,
422                                       <&gic GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>,
423                                       <&gic GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>,
424                                       <&gic GIC_PPI 12 IRQ_TYPE_LEVEL_LOW>;
425                 interrupt-names = "sec-phys", "phys", "virt", "hyp-phys",
426                                   "hyp-virt";
427         };
428 };

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php