~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

TOMOYO Linux Cross Reference
Linux/sound/pci/emu10k1/p17v.h

Version: ~ [ linux-6.11.5 ] ~ [ linux-6.10.14 ] ~ [ linux-6.9.12 ] ~ [ linux-6.8.12 ] ~ [ linux-6.7.12 ] ~ [ linux-6.6.58 ] ~ [ linux-6.5.13 ] ~ [ linux-6.4.16 ] ~ [ linux-6.3.13 ] ~ [ linux-6.2.16 ] ~ [ linux-6.1.114 ] ~ [ linux-6.0.19 ] ~ [ linux-5.19.17 ] ~ [ linux-5.18.19 ] ~ [ linux-5.17.15 ] ~ [ linux-5.16.20 ] ~ [ linux-5.15.169 ] ~ [ linux-5.14.21 ] ~ [ linux-5.13.19 ] ~ [ linux-5.12.19 ] ~ [ linux-5.11.22 ] ~ [ linux-5.10.228 ] ~ [ linux-5.9.16 ] ~ [ linux-5.8.18 ] ~ [ linux-5.7.19 ] ~ [ linux-5.6.19 ] ~ [ linux-5.5.19 ] ~ [ linux-5.4.284 ] ~ [ linux-5.3.18 ] ~ [ linux-5.2.21 ] ~ [ linux-5.1.21 ] ~ [ linux-5.0.21 ] ~ [ linux-4.20.17 ] ~ [ linux-4.19.322 ] ~ [ linux-4.18.20 ] ~ [ linux-4.17.19 ] ~ [ linux-4.16.18 ] ~ [ linux-4.15.18 ] ~ [ linux-4.14.336 ] ~ [ linux-4.13.16 ] ~ [ linux-4.12.14 ] ~ [ linux-4.11.12 ] ~ [ linux-4.10.17 ] ~ [ linux-4.9.337 ] ~ [ linux-4.4.302 ] ~ [ linux-3.10.108 ] ~ [ linux-2.6.32.71 ] ~ [ linux-2.6.0 ] ~ [ linux-2.4.37.11 ] ~ [ unix-v6-master ] ~ [ ccs-tools-1.8.9 ] ~ [ policy-sample ] ~
Architecture: ~ [ i386 ] ~ [ alpha ] ~ [ m68k ] ~ [ mips ] ~ [ ppc ] ~ [ sparc ] ~ [ sparc64 ] ~

  1 /* SPDX-License-Identifier: GPL-2.0-or-later */
  2 /*
  3  *  Copyright (c) by James Courtier-Dutton <James@superbug.demon.co.uk>
  4  *  Driver p17v chips
  5  */
  6 
  7 /******************************************************************************/
  8 /* Audigy2Value Tina (P17V) pointer-offset register set,                      */
  9 /* accessed through the PTR2 and DATA2 registers                              */
 10 /******************************************************************************/
 11 
 12 /* 00 - 07: Not used */
 13 #define P17V_PLAYBACK_FIFO_PTR  0x08    /* Current playback fifo pointer
 14                                          * and number of sound samples in cache.
 15                                          */  
 16 /* 09 - 12: Not used */
 17 #define P17V_CAPTURE_FIFO_PTR   0x13    /* Current capture fifo pointer
 18                                          * and number of sound samples in cache.
 19                                          */  
 20 /* 14 - 17: Not used */
 21 #define P17V_PB_CHN_SEL         0x18    /* P17v playback channel select */
 22 #define P17V_SE_SLOT_SEL_L      0x19    /* Sound Engine slot select low */
 23 #define P17V_SE_SLOT_SEL_H      0x1a    /* Sound Engine slot select high */
 24 /* 1b - 1f: Not used */
 25 /* 20 - 2f: Not used */
 26 /* 30 - 3b: Not used */
 27 #define P17V_SPI                0x3c    /* SPI interface register */
 28 #define P17V_I2C_ADDR           0x3d    /* I2C Address */
 29 #define P17V_I2C_0              0x3e    /* I2C Data */
 30 #define P17V_I2C_1              0x3f    /* I2C Data */
 31 /* I2C values */
 32 #define I2C_A_ADC_ADD_MASK      0x000000fe      /*The address is a 7 bit address */
 33 #define I2C_A_ADC_RW_MASK       0x00000001      /*bit mask for R/W */
 34 #define I2C_A_ADC_TRANS_MASK    0x00000010      /*Bit mask for I2c address DAC value  */
 35 #define I2C_A_ADC_ABORT_MASK    0x00000020      /*Bit mask for I2C transaction abort flag */
 36 #define I2C_A_ADC_LAST_MASK     0x00000040      /*Bit mask for Last word transaction */
 37 #define I2C_A_ADC_BYTE_MASK     0x00000080      /*Bit mask for Byte Mode */
 38 
 39 #define I2C_A_ADC_ADD           0x00000034      /*This is the Device address for ADC  */
 40 #define I2C_A_ADC_READ          0x00000001      /*To perform a read operation */
 41 #define I2C_A_ADC_START         0x00000100      /*Start I2C transaction */
 42 #define I2C_A_ADC_ABORT         0x00000200      /*I2C transaction abort */
 43 #define I2C_A_ADC_LAST          0x00000400      /*I2C last transaction */
 44 #define I2C_A_ADC_BYTE          0x00000800      /*I2C one byte mode */
 45 
 46 #define I2C_D_ADC_REG_MASK      0xfe000000      /*ADC address register */ 
 47 #define I2C_D_ADC_DAT_MASK      0x01ff0000      /*ADC data register */
 48 
 49 #define ADC_TIMEOUT             0x00000007      /*ADC Timeout Clock Disable */
 50 #define ADC_IFC_CTRL            0x0000000b      /*ADC Interface Control */
 51 #define ADC_MASTER              0x0000000c      /*ADC Master Mode Control */
 52 #define ADC_POWER               0x0000000d      /*ADC PowerDown Control */
 53 #define ADC_ATTEN_ADCL          0x0000000e      /*ADC Attenuation ADCL */
 54 #define ADC_ATTEN_ADCR          0x0000000f      /*ADC Attenuation ADCR */
 55 #define ADC_ALC_CTRL1           0x00000010      /*ADC ALC Control 1 */
 56 #define ADC_ALC_CTRL2           0x00000011      /*ADC ALC Control 2 */
 57 #define ADC_ALC_CTRL3           0x00000012      /*ADC ALC Control 3 */
 58 #define ADC_NOISE_CTRL          0x00000013      /*ADC Noise Gate Control */
 59 #define ADC_LIMIT_CTRL          0x00000014      /*ADC Limiter Control */
 60 #define ADC_MUX                 0x00000015      /*ADC Mux offset */
 61 #if 0
 62 /* FIXME: Not tested yet. */
 63 #define ADC_GAIN_MASK           0x000000ff      //Mask for ADC Gain
 64 #define ADC_ZERODB              0x000000cf      //Value to set ADC to 0dB
 65 #define ADC_MUTE_MASK           0x000000c0      //Mask for ADC mute
 66 #define ADC_MUTE                0x000000c0      //Value to mute ADC
 67 #define ADC_OSR                 0x00000008      //Mask for ADC oversample rate select
 68 #define ADC_TIMEOUT_DISABLE     0x00000008      //Value and mask to disable Timeout clock
 69 #define ADC_HPF_DISABLE         0x00000100      //Value and mask to disable High pass filter
 70 #define ADC_TRANWIN_MASK        0x00000070      //Mask for Length of Transient Window
 71 #endif
 72 
 73 #define ADC_MUX_MASK            0x0000000f      //Mask for ADC Mux
 74 #define ADC_MUX_0               0x00000001      //Value to select Unknown at ADC Mux (Not used)
 75 #define ADC_MUX_1               0x00000002      //Value to select Unknown at ADC Mux (Not used)
 76 #define ADC_MUX_2               0x00000004      //Value to select Mic at ADC Mux
 77 #define ADC_MUX_3               0x00000008      //Value to select Line-In at ADC Mux
 78 
 79 #define P17V_START_AUDIO        0x40    /* Start Audio bit */
 80 /* 41 - 47: Reserved */
 81 #define P17V_START_CAPTURE      0x48    /* Start Capture bit */
 82 #define P17V_CAPTURE_FIFO_BASE  0x49    /* Record FIFO base address */
 83 #define P17V_CAPTURE_FIFO_SIZE  0x4a    /* Record FIFO buffer size */
 84 #define P17V_CAPTURE_FIFO_INDEX 0x4b    /* Record FIFO capture index */
 85 #define P17V_CAPTURE_VOL_H      0x4c    /* P17v capture volume control */
 86 #define P17V_CAPTURE_VOL_L      0x4d    /* P17v capture volume control */
 87 /* 4e - 4f: Not used */
 88 /* 50 - 5f: Not used */
 89 #define P17V_SRCSel             0x60    /* SRC48 and SRCMulti sample rate select
 90                                          * and output select
 91                                          */
 92 #define P17V_MIXER_AC97_10K1_VOL_L      0x61    /* 10K to Mixer_AC97 input volume control */
 93 #define P17V_MIXER_AC97_10K1_VOL_H      0x62    /* 10K to Mixer_AC97 input volume control */
 94 #define P17V_MIXER_AC97_P17V_VOL_L      0x63    /* P17V to Mixer_AC97 input volume control */
 95 #define P17V_MIXER_AC97_P17V_VOL_H      0x64    /* P17V to Mixer_AC97 input volume control */
 96 #define P17V_MIXER_AC97_SRP_REC_VOL_L   0x65    /* SRP Record to Mixer_AC97 input volume control */
 97 #define P17V_MIXER_AC97_SRP_REC_VOL_H   0x66    /* SRP Record to Mixer_AC97 input volume control */
 98 /* 67 - 68: Reserved */
 99 #define P17V_MIXER_Spdif_10K1_VOL_L     0x69    /* 10K to Mixer_Spdif input volume control */
100 #define P17V_MIXER_Spdif_10K1_VOL_H     0x6A    /* 10K to Mixer_Spdif input volume control */
101 #define P17V_MIXER_Spdif_P17V_VOL_L     0x6B    /* P17V to Mixer_Spdif input volume control */
102 #define P17V_MIXER_Spdif_P17V_VOL_H     0x6C    /* P17V to Mixer_Spdif input volume control */
103 #define P17V_MIXER_Spdif_SRP_REC_VOL_L  0x6D    /* SRP Record to Mixer_Spdif input volume control */
104 #define P17V_MIXER_Spdif_SRP_REC_VOL_H  0x6E    /* SRP Record to Mixer_Spdif input volume control */
105 /* 6f - 70: Reserved */
106 #define P17V_MIXER_I2S_10K1_VOL_L       0x71    /* 10K to Mixer_I2S input volume control */
107 #define P17V_MIXER_I2S_10K1_VOL_H       0x72    /* 10K to Mixer_I2S input volume control */
108 #define P17V_MIXER_I2S_P17V_VOL_L       0x73    /* P17V to Mixer_I2S input volume control */
109 #define P17V_MIXER_I2S_P17V_VOL_H       0x74    /* P17V to Mixer_I2S input volume control */
110 #define P17V_MIXER_I2S_SRP_REC_VOL_L    0x75    /* SRP Record to Mixer_I2S input volume control */
111 #define P17V_MIXER_I2S_SRP_REC_VOL_H    0x76    /* SRP Record to Mixer_I2S input volume control */
112 /* 77 - 78: Reserved */
113 #define P17V_MIXER_AC97_ENABLE          0x79    /* Mixer AC97 input audio enable */
114 #define P17V_MIXER_SPDIF_ENABLE         0x7A    /* Mixer SPDIF input audio enable */
115 #define P17V_MIXER_I2S_ENABLE           0x7B    /* Mixer I2S input audio enable */
116 #define P17V_AUDIO_OUT_ENABLE           0x7C    /* Audio out enable */
117 #define P17V_MIXER_ATT                  0x7D    /* SRP Mixer Attenuation Select */
118 #define P17V_SRP_RECORD_SRR             0x7E    /* SRP Record channel source Select */
119 #define P17V_SOFT_RESET_SRP_MIXER       0x7F    /* SRP and mixer soft reset */
120 
121 #define P17V_AC97_OUT_MASTER_VOL_L      0x80    /* AC97 Output master volume control */
122 #define P17V_AC97_OUT_MASTER_VOL_H      0x81    /* AC97 Output master volume control */
123 #define P17V_SPDIF_OUT_MASTER_VOL_L     0x82    /* SPDIF Output master volume control */
124 #define P17V_SPDIF_OUT_MASTER_VOL_H     0x83    /* SPDIF Output master volume control */
125 #define P17V_I2S_OUT_MASTER_VOL_L       0x84    /* I2S Output master volume control */
126 #define P17V_I2S_OUT_MASTER_VOL_H       0x85    /* I2S Output master volume control */
127 /* 86 - 87: Not used */
128 #define P17V_I2S_CHANNEL_SWAP_PHASE_INVERSE     0x88    /* I2S out mono channel swap
129                                                          * and phase inverse */
130 #define P17V_SPDIF_CHANNEL_SWAP_PHASE_INVERSE   0x89    /* SPDIF out mono channel swap
131                                                          * and phase inverse */
132 /* 8A: Not used */
133 #define P17V_SRP_P17V_ESR               0x8B    /* SRP_P17V estimated sample rate and rate lock */
134 #define P17V_SRP_REC_ESR                0x8C    /* SRP_REC estimated sample rate and rate lock */
135 #define P17V_SRP_BYPASS                 0x8D    /* srps channel bypass and srps bypass */
136 /* 8E - 92: Not used */
137 #define P17V_I2S_SRC_SEL                0x93    /* I2SIN mode sel */
138 
139 
140 
141 
142 
143 
144 

~ [ source navigation ] ~ [ diff markup ] ~ [ identifier search ] ~

kernel.org | git.kernel.org | LWN.net | Project Home | SVN repository | Mail admin

Linux® is a registered trademark of Linus Torvalds in the United States and other countries.
TOMOYO® is a registered trademark of NTT DATA CORPORATION.

sflogo.php